The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jul. 07, 2020

Filed:

May. 12, 2017
Applicant:

Lg Electronics Inc., Seoul, KR;

Inventors:

Arkadi Avrukin, Santa Clara, CA (US);

Seungyoon Song, Santa Clara, CA (US);

Tariq Afzal, Santa Clara, CA (US);

Yongjae Hong, Santa Clara, CA (US);

Michael Frank, Santa Clara, CA (US);

Thomas Zou, Santa Clara, CA (US);

Hoshik Kim, Seoul, KR;

Jungsook Lee, Seoul, KR;

Assignee:

LG ELECTRONICS INC., Seoul, KR;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G06F 13/16 (2006.01); G06F 13/40 (2006.01); G06F 13/42 (2006.01); G06F 12/0804 (2016.01); G06F 3/06 (2006.01); G06F 12/084 (2016.01); G06F 12/0862 (2016.01); G06F 12/0897 (2016.01); G06F 15/78 (2006.01);
U.S. Cl.
CPC ...
G06F 13/1673 (2013.01); G06F 3/0658 (2013.01); G06F 12/084 (2013.01); G06F 12/0804 (2013.01); G06F 12/0862 (2013.01); G06F 12/0897 (2013.01); G06F 13/40 (2013.01); G06F 13/4234 (2013.01); G06F 15/7807 (2013.01); G06F 2212/1032 (2013.01); G06F 2212/602 (2013.01); G06F 2212/608 (2013.01); Y02D 10/14 (2018.01); Y02D 10/151 (2018.01);
Abstract

A control circuit for controlling memory prefetch requests to system level cache (SLC). The control circuit includes a circuit identifying memory access requests received at the system level cache (SLC), where each of the memory access requests includes an address (ANEXT) of memory to be accessed. Another circuit associates a tracker with each of the memory access streams. A further circuit performs tracking for the memory access streams by: when the status is tracking and the address (ANEXT) points to an interval between the current address (ACURR) and the last prefetched address (ALAST), issuing a prefetch request to the SLC; and when the status is tracking, and distance (ADIST) between the current address (ACURR) and the last prefetched address (ALAST) is greater than a specified maximum prefetch for the associated tracker, waiting for further requests to control a prefetch process.


Find Patent Forward Citations

Loading…