The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jun. 30, 2020

Filed:

Jan. 10, 2018
Applicant:

International Business Machines Corporation, Armonk, NY (US);

Inventors:

Steven R. Carlough, Poughkeepsie, NY (US);

Susan M. Eickhoff, Hopewell Junction, NY (US);

Michael B. Spear, Round Rock, TX (US);

Gary A. Van Huben, Poughkeepsie, NY (US);

Stephen D. Wyatt, Jericho, VT (US);

Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
G06F 12/00 (2006.01); G06F 1/12 (2006.01); G06F 1/10 (2006.01); G06F 1/08 (2006.01); G11C 7/22 (2006.01); G06F 13/16 (2006.01); H03L 7/085 (2006.01);
U.S. Cl.
CPC ...
G06F 1/12 (2013.01); G06F 1/08 (2013.01); G06F 1/10 (2013.01); G06F 13/1673 (2013.01); G06F 13/1689 (2013.01); G11C 7/222 (2013.01); H03L 7/085 (2013.01); G11C 2207/2254 (2013.01); G11C 2207/2272 (2013.01);
Abstract

A calibration controller determines a latest arriving data strobe at a first data buffer in a read data path between at least one memory chip and a host on a high speed interface. The calibration controller aligns a chip clock distributed to a second data buffer in the read data path with the latest arriving data strobe, wherein data cross a first clock boundary from the first data buffer to the second data buffer, to minimize a latency in the read data path across the first clock boundary. The calibration controller aligns the chip clock with a high speed clock for controlling an unload pointer to unload the data from the second data buffer to a serializer in the read data path, wherein the data cross a second clock boundary from the second data buffer to the serializer, to minimize a latency in the read data path across a second clock boundary.


Find Patent Forward Citations

Loading…