The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jun. 16, 2020

Filed:

Dec. 30, 2016
Applicant:

Intel Ip Corporation, Santa Clara, CA (US);

Inventors:

Yair Dgani, Raanana, IL;

Michael Kerner, Tel Mond, IL;

Elan Banin, Raanana, IL;

Nati Dinur, Haifa, IL;

Gil Horovitz, Emek-Hefer, IL;

Rotem Banin, Pardes-Hana, IL;

Assignee:

Apple Inc., Cupertino, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H03L 7/081 (2006.01); H04L 7/033 (2006.01); H03L 7/099 (2006.01); H03L 7/093 (2006.01);
U.S. Cl.
CPC ...
H03L 7/081 (2013.01); H03L 7/093 (2013.01); H03L 7/099 (2013.01); H04L 7/0331 (2013.01);
Abstract

Aspects of a digital phase-lock loop (DPLL) with an adjustable delay between an output clock and a reference clock in accordance with phase noise compensation are generally described herein. An apparatus may include processing circuitry configured to, in a first mode, identify a delay element of a plurality of delay elements based on an associated delay value, and set an initial phase difference value to a phase difference value associated with the identified delay element. The processor circuitry may be further configured to, in a second mode, in a second mode, initialize the DPLL using the initial phase difference value, determine a phase error between a reference clock and a feedback clock based on the initial phase difference value, adjust an output clock signal based on the phase error.


Find Patent Forward Citations

Loading…