The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jun. 02, 2020

Filed:

Feb. 14, 2019
Applicant:

Microsoft Technology Licensing, Llc, Redmond, WA (US);

Inventors:

Ryan Scott Haraden, Duvall, WA (US);

Tolga Ozguner, Redmond, WA (US);

Adam James Muff, Woodinville, WA (US);

Jeffrey Powers Bradford, Woodinville, WA (US);

Christopher Jon Johnson, Snoqualmie, WA (US);

Gene Leung, Sammamish, WA (US);

Miguel Comparan, Kenmore, WA (US);

Assignee:
Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G06T 1/60 (2006.01); G09G 5/395 (2006.01); G09G 5/00 (2006.01); G02B 27/01 (2006.01); G06F 3/01 (2006.01); G06F 1/16 (2006.01); G06F 12/0875 (2016.01); G09G 5/36 (2006.01); G06F 12/0862 (2016.01); G09G 5/393 (2006.01); G06T 1/20 (2006.01); G06F 12/08 (2016.01);
U.S. Cl.
CPC ...
G09G 5/395 (2013.01); G02B 27/0172 (2013.01); G06F 1/163 (2013.01); G06F 3/011 (2013.01); G06F 12/08 (2013.01); G06F 12/0862 (2013.01); G06F 12/0875 (2013.01); G06T 1/20 (2013.01); G06T 1/60 (2013.01); G09G 5/006 (2013.01); G09G 5/363 (2013.01); G09G 5/393 (2013.01); G02B 2027/014 (2013.01); G02B 2027/0174 (2013.01); G02B 2027/0178 (2013.01); G06F 2212/1021 (2013.01); G06F 2212/6026 (2013.01); G09G 2340/02 (2013.01); G09G 2350/00 (2013.01); G09G 2360/121 (2013.01); Y02D 10/13 (2018.01);
Abstract

Systems and methods are disclosed herein for providing improved cache structures and methods that are optimally sized to support a predetermined range of late stage adjustments and in which image data is intelligently read out of DRAM and cached in such a way as to eliminate re-fetching of input image data from DRAM and minimize DRAM bandwidth and power. The systems and methods can also be adapted to work with compressed image data and multiple LSR processing engines.


Find Patent Forward Citations

Loading…