The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jun. 02, 2020

Filed:

Feb. 02, 2018
Applicant:

Texas Instruments Incorporated, Dallas, TX (US);

Inventors:

Ronald Andrew Michallick, McKinney, TX (US);

Michael Nolan Jervis, McKinney, TX (US);

David Anthony White, McKinney, TX (US);

Assignee:
Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
G01R 31/04 (2006.01); G01R 31/28 (2006.01);
U.S. Cl.
CPC ...
G01R 31/2853 (2013.01);
Abstract

A method of bondwire integrity testing a packaged IC includes forcing a pin current or pin voltage level sufficient to forward bias a parasitic diode at a plurality of pins relative to a selected reference pin. The pins are connected to bond pads (BPs) on the IC by a bondwire. The bond pads coupled to a diffusion of a first type that forms the parasitic diode (D) with a region doped the second type coupled to a bondpad wirebonded to the reference pin. The resulting pin voltages or pin currents at measured, and present pin-pin relationships are determined. The present pin-pin relationships are compared to stored pin-pin relationship data for a device design of the IC. Results from the comparing are used to determine whether any present pin-pin relationships are significantly different as compared to the stored pin-pin relationships to identify a bondwire problem for at least one pin.


Find Patent Forward Citations

Loading…