The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Apr. 14, 2020

Filed:

Dec. 11, 2018
Applicant:

Arm Limited, Cambridge, GB;

Inventors:

Paolo Monti, Quattordio, IT;

Pierre-Julien Kirsch, Antibes, FR;

Vincenzo Consales, Paca, FR;

Guillaume Bolbenes, Antibes, FR;

Gabriele Calianno, Antibes, FR;

Assignee:

Arm Limited, Cambridge, GB;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G06F 9/32 (2018.01); G06F 12/1045 (2016.01); G06F 9/38 (2018.01);
U.S. Cl.
CPC ...
G06F 12/1045 (2013.01); G06F 9/38 (2013.01); G06F 9/3844 (2013.01); G06F 2212/306 (2013.01); G06F 2212/684 (2013.01);
Abstract

Circuitry comprises a translation lookaside buffer to store data representing memory address translations, each memory address translation being between an input memory address range defining a contiguous range of one or more input memory addresses in an input memory address space and a translated output memory address range defining a contiguous range of one or more output memory addresses in an output memory address space; in which the translation lookaside buffer comprises a plurality of memory elements to store one or more arrays each having a base input memory address, a base output memory address and a plurality of entries each mapping an n-bit offset to an m-bit offset, each entry representing a memory address translation of an input memory address range defined by the respective n-bit offset relative to the base input memory address to a translated output memory address range defined by the respective m-bit offset relative to the base output memory address; in which n and m are positive integers and n is different to m.


Find Patent Forward Citations

Loading…