The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Mar. 10, 2020

Filed:

Nov. 29, 2018
Applicant:

Qualcomm Incorporated, San Diego, CA (US);

Inventors:

Yu Huang, San Diego, CA (US);

Nam Dang, San Diego, CA (US);

Keith Alan Bowman, Morrisville, NC (US);

Navid Toosizadeh, San Diego, CA (US);

Assignee:

QUALCOMM Incorporated, San Diego, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G06F 1/04 (2006.01); H03K 5/1534 (2006.01); H03K 5/135 (2006.01); H03K 3/03 (2006.01); H03K 21/38 (2006.01); H03K 19/20 (2006.01); H03K 5/00 (2006.01);
U.S. Cl.
CPC ...
H03K 5/1534 (2013.01); H03K 3/0315 (2013.01); H03K 19/20 (2013.01); H03K 21/38 (2013.01); H03K 2005/0015 (2013.01); H03K 2005/00019 (2013.01); H03K 2005/00247 (2013.01);
Abstract

A programmable delay line includes a pulse generator configured to generate a pulse in response to a transition of an input signal; an oscillator configured to generate a clock in response to the pulse; a counter configured to change a current count from a first value towards a second value in response to periods of the clock; and a gating device configured to output the transition of the input signal to generate an output signal in response to the current count reaching the second value. The delay of the input signal is a function of the difference between the first value and the second value. The delay line may be used in different applications, such as a dynamic variation monitor (DVM) configured to detect supply voltage droop. The DVM may be in an adaptive clock distribution (ACD) to reduce the clock frequency for a datapath in response to a droop.


Find Patent Forward Citations

Loading…