The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Dec. 24, 2019

Filed:

Feb. 22, 2018
Applicant:

Massachusetts Institute of Technology, Cambridge, MA (US);

Inventors:

Jason Scott Orcutt, Katonah, NY (US);

Karan Kartik Mehta, Cambridge, MA (US);

Rajeev Jagga Ram, Arlington, MA (US);

Amir Hossein Atabaki, Medford, MA (US);

Assignee:
Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G02B 6/12 (2006.01); G02B 6/136 (2006.01); G02B 6/132 (2006.01); G02B 6/122 (2006.01); G02F 1/01 (2006.01); G02F 1/025 (2006.01); G02B 6/30 (2006.01); G02F 1/015 (2006.01);
U.S. Cl.
CPC ...
G02B 6/136 (2013.01); G02B 6/122 (2013.01); G02B 6/12004 (2013.01); G02B 6/132 (2013.01); G02F 1/0147 (2013.01); G02F 1/025 (2013.01); G02B 6/1225 (2013.01); G02B 6/305 (2013.01); G02B 2006/121 (2013.01); G02B 2006/12061 (2013.01); G02B 2006/12097 (2013.01); G02B 2006/12107 (2013.01); G02B 2006/12123 (2013.01); G02F 2001/0151 (2013.01);
Abstract

Conventional approaches to integrating waveguides within standard electronic processes typically involve using a dielectric layer, such as polysilicon, single-crystalline silicon, or silicon nitride, within the in-foundry process or depositing and patterning a dielectric layer in the backend as a post-foundry process. In the present approach, the back-end of the silicon handle is etched away after in-foundry processing to expose voids or trenches defined using standard in-foundry processing (e.g., complementary metal-oxide-semiconductor (CMOS) processing). Depositing dielectric material into a void or trench yields an optical waveguide integrated within the front-end of the wafer. For example, a shallow trench isolation (STI) layer formed in-foundry may serve as a high-resolution patterning waveguide template in a damascene process within the front end of a die or wafer. Filling the trench with a high-index dielectric material yields a waveguide that can guide visible and/or infrared light, depending on the waveguide's dimensions and refractive index contrast.


Find Patent Forward Citations

Loading…