The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Nov. 12, 2019

Filed:

Aug. 08, 2018
Applicant:

Cirrus Logic International Semiconductor Ltd., Edinburgh, GB;

Inventors:

Paul Astrachan, Austin, TX (US);

Emmanuel Marchais, Drippings Springs, TX (US);

Lingli Zhang, Austin, TX (US);

Zhaohui He, Austin, TX (US);

Kyehyung Lee, Austin, TX (US);

Tejasvi Das, Austin, TX (US);

John L. Melanson, Austin, TX (US);

Assignee:

Cirrus Logic, Inc., Austin, TX (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H03F 3/38 (2006.01); H03F 3/217 (2006.01); H03M 5/08 (2006.01); H03K 7/08 (2006.01);
U.S. Cl.
CPC ...
H03F 3/217 (2013.01); H03K 7/08 (2013.01); H03M 5/08 (2013.01); H03F 2200/342 (2013.01);
Abstract

A class-D amplifier system includes one or more pulse width modulation (PWM) output paths at least one of which includes one or more digital closed-loop PWM modulators (DCL-PWMM) in which at least one of the DCL_PWMM includes a digital integrator that provides an output value and receives a feedback value. The output value has an output resolution and the feedback value has a feedback resolution that is coarser than the output resolution. The output value is the sum of an integer multiple of the feedback resolution and a residue. Control logic decreases/increases the residue of the digital integrator toward an integer multiple of the feedback resolution over a plurality of clock cycles in response to a request to transition the class-D amplifier and forces an output of the DCL_PWMM to have an approximate 50% duty cycle after decreasing/increasing the residue over the plurality of clock cycles.


Find Patent Forward Citations

Loading…