The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Oct. 29, 2019

Filed:

May. 14, 2018
Applicant:

Nanya Technology Corporation, New Taipei, TW;

Inventors:

Chuan-Jen Chang, Baoshan Township, Hsinchu County, TW;

Wen-Ming Lee, Toufen, TW;

Assignee:
Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G11C 11/406 (2006.01); H03L 7/085 (2006.01); G11C 11/4093 (2006.01); G11C 11/4091 (2006.01);
U.S. Cl.
CPC ...
G11C 11/406 (2013.01); G11C 11/4091 (2013.01); G11C 11/4093 (2013.01); H03L 7/085 (2013.01);
Abstract

The present disclosure provides a detecting circuit. The detecting circuit includes a clock module, a clock receiver, a delay-locked loop module, a clock tree module, an off-chip driver, a pad, a phase detector, a voltage-detecting module and a control module. The clock module provides a clock signal to the clock receiver. The clock receiver sends the clock signal to the pad through the delay-locked loop module, the clock tree module and the off-chip driver. The control module is coupled to the voltage-detecting module and the delay-locked loop module. The voltage-detecting module is coupled between the control module and the clock tree module, and is configured to detect a voltage of the clock tree module and to send a voltage comparison information to the control module. The control module is configured to control a refresh frequency of the delay-locked loop module.


Find Patent Forward Citations

Loading…