The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Sep. 24, 2019

Filed:

Oct. 03, 2018
Applicant:

Kaiku Tek Inc., Taipei, TW;

Inventors:

Pang-Ning Chen, Taipei, TW;

Chen-Lun Lin, Taipei, TW;

Ying-Chia Chen, Taipei, TW;

Wei-Jyun Wang, Taipei, TW;

Mike Chun-Hung Wang, Taipei, TW;

Assignee:

KaiKuTek Inc., Taipei, TW;

Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
H03L 7/08 (2006.01); H03L 7/089 (2006.01); H03L 7/081 (2006.01); H03L 7/16 (2006.01);
U.S. Cl.
CPC ...
H03L 7/0891 (2013.01); H03L 7/0816 (2013.01); H03L 7/0818 (2013.01); H03L 7/16 (2013.01);
Abstract

A divider-less phase locked loop (PLL) includes a phase frequency detector (PFD), a charge pump (CP), a voltage controlled oscillator (VCO), a delay unit, and a clock gating unit. The PFD is electrically connected to the VCO through the CP, and the CP outputs a voltage control signal to the VCO. The VCO generates an output signal. The delay unit receives and delays a reference signal to generate a delay signal. The clock gating unit samples the output signal according to the delay signal. Since the clock gating unit samples the output signal according to the delay signal, the divider-less PLL does not need to include a divider to divide a frequency of the output signal. Therefore, power consumption of the divider-less PLL can be reduced.


Find Patent Forward Citations

Loading…