The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Sep. 10, 2019

Filed:

Nov. 17, 2017
Applicant:

Degirum Corporation, Menlo Park, CA (US);

Inventor:

Kit S. Tam, Menlo Park, CA (US);

Assignee:

DeGirum Corporation, Campbell, CA (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H04L 12/42 (2006.01); H04L 7/00 (2006.01); H04L 7/04 (2006.01); H04J 3/06 (2006.01);
U.S. Cl.
CPC ...
H04L 12/422 (2013.01); H04J 3/0638 (2013.01); H04L 7/0008 (2013.01); H04L 7/0037 (2013.01); H04L 7/04 (2013.01);
Abstract

A ring network architecture includes multiple communication nodes configured in a ring. Wave pipelining is used to provide for high bandwidth and low latency on-chip communications. Each node implements a source-synchronized clocking scheme, such that there is no need to build an extensive low skew clock-tree across a large die area. A single reference clock signal is generated within a root node, and is routed through each of the nodes of the ring network in a unidirectional manner. Each node includes a timestamp counter and a color bit register, which store values that enable the node to resolve ordered transaction messages issued by the other nodes in a precise order, even though the nodes are operating independently, and receive the various transaction messages in totally different timing orders. Because the control logic is distributed among the nodes, no centralized controller is necessary.


Find Patent Forward Citations

Loading…