The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Sep. 10, 2019

Filed:

Jun. 15, 2017
Applicant:

Silicon Display Technology, Yongin-si, KR;

Inventors:

Kijoong Kim Kim, Suwon-si, KR;

Jin Hyeong Yu, Dangjin-si, KR;

Ji Ho Hur, Yongin-si, KR;

Assignee:
Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G11C 19/00 (2006.01); G11C 19/28 (2006.01); G09G 3/20 (2006.01); G09G 3/36 (2006.01);
U.S. Cl.
CPC ...
G11C 19/28 (2013.01); G09G 3/20 (2013.01); G09G 3/2092 (2013.01); G09G 3/3677 (2013.01); G09G 2300/0809 (2013.01); G09G 2310/0267 (2013.01); G09G 2310/0286 (2013.01); G09G 2310/08 (2013.01);
Abstract

The present invention relates to a shift register configured of a plurality of stages applying two clock signals among four clock signals that are sequentially generated as an input and applying a start signal as the input, wherein a first stage charges the start signal to a P-node and outputs a first output signal and a first carry signal by using the voltage of the P-node as a driving voltage when a first clock signal is applied, and resets the P-node when a second clock signal is applied, a second stage pre-charges a start signal input to the first stage to the P-node, charges the first carry signal to the P-node, outputs a second output signal and a second carry signal by using the voltage of the P-node as the driving voltage when the second clock signal is applied, and resets the P-node when a third clock signal is applied, and a third stage and following stages pre-charge a carry signal of the second previous stage to the P-node, charge the carry signal of the previous stage to the P-node, output the output signal and the carry signal by using the voltage of the P-node as the driving voltage when the input clock signal secondly input to the P-node is input, and reset the P-node that is charged depending on the clock signal generated after the input clock signal.


Find Patent Forward Citations

Loading…