The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Aug. 13, 2019

Filed:

May. 31, 2017
Applicant:

Fuji Electric Co., Ltd., Kawasaki-shi, Kanagawa, JP;

Inventors:

Mutsuo Nishikawa, Matsumoto, JP;

Kazuhiro Matsunami, Matsumoto, JP;

Katsuhiro Shimazu, Goshogawara, JP;

Assignee:

FUJI ELECTRIC CO., LTD., Kawasaki-Shi, Kanagawa, JP;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H02H 9/04 (2006.01); H01L 23/528 (2006.01); H01L 27/02 (2006.01); H01L 27/06 (2006.01); H01L 27/088 (2006.01); H03K 19/003 (2006.01); H02H 3/20 (2006.01); H02H 11/00 (2006.01); H03K 3/356 (2006.01); H01L 21/8234 (2006.01);
U.S. Cl.
CPC ...
H02H 9/046 (2013.01); H01L 23/528 (2013.01); H01L 27/0255 (2013.01); H01L 27/0266 (2013.01); H01L 27/0285 (2013.01); H01L 27/0629 (2013.01); H01L 27/0883 (2013.01); H02H 3/202 (2013.01); H02H 11/003 (2013.01); H03K 19/00315 (2013.01); H01L 21/823418 (2013.01); H01L 27/088 (2013.01); H03K 3/356 (2013.01);
Abstract

A protection circuit includes a first PMOS and a first PDMOS receiving input of voltage of a voltage dividing point of voltage input from an external power supply terminal, and a second PMOS and a second PDMOS receiving input of drain output voltage of the first PDMOS. The first PMOS is connected on the external power supply terminal side of the first PDMOS, and the second PMOS is connected on the external power supply terminal side of the second PDMOS. During overvoltage application, the voltage of the voltage dividing point is clamped to the breakdown voltage of a Zener diode, the second PDMOS turns OFF, and supply to an integrated circuit protected from overvoltage is cut off. When the voltage source is connected in reverse, parasitic diodes of the first and second PMOSs are reverse-biased and the flow of current in a path through the parasitic diodes is inhibited.


Find Patent Forward Citations

Loading…