The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Aug. 06, 2019

Filed:

Jun. 12, 2017
Applicant:

Maxlinear, Inc., Carlsbad, CA (US);

Inventors:

Mario Milicevic, Carlsbad, CA (US);

Glenn Gulak, Toronto, CA;

Assignee:

MAXLINEAR, INC., Carlsbad, CA (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H03M 13/11 (2006.01); H03M 13/37 (2006.01); H03M 13/00 (2006.01); H03M 13/53 (2006.01);
U.S. Cl.
CPC ...
H03M 13/1174 (2013.01); H03M 13/112 (2013.01); H03M 13/114 (2013.01); H03M 13/116 (2013.01); H03M 13/1122 (2013.01); H03M 13/1128 (2013.01); H03M 13/3746 (2013.01); H03M 13/635 (2013.01); H03M 13/6502 (2013.01); H03M 13/6505 (2013.01); H03M 13/6516 (2013.01);
Abstract

A Low-Density Parity-Check (LDPC) decoder and a method for LDPC decoding are provided. The LDPC decoder receives a soft-decision input codeword block in which the probability of a bit being a '0' or a '1' is represented as a log-likelihood ratio (LLR). During LDPC decoding, a sequence of hardware logic units iteratively updates the soft-decision input codeword block until a valid codeword is found or a maximum number of decoding iterations is reached. Each hardware logic unit comprises a check node (CN) update logic unit and a variable node (VN) update logic unit. The CN update logic units are coupled via a closed CN path, and the VN update logic units are coupled via a closed VN path. Aspects of this LDPC decoder alleviate the global routing and energy efficiency challenges of traditional LDPC decoders, to enable multi-rate, multi-Gb/s decoding without compromising error correction performance in next-generation systems and future CMOS technology nodes.


Find Patent Forward Citations

Loading…