The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
May. 14, 2019

Filed:

May. 19, 2016
Applicant:

Multek Technologies Limited, San Jose, CA (US);

Inventors:

Jiawen Chen, Guandong, CN;

Pui Yin Yu, Tsuen Wan, HK;

Assignee:

Multek Technologies Limited, San Jose, CA (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H05K 3/42 (2006.01); H05K 3/10 (2006.01); H05K 1/11 (2006.01); H05K 3/46 (2006.01); H05K 1/02 (2006.01);
U.S. Cl.
CPC ...
H05K 3/429 (2013.01); H05K 1/115 (2013.01); H05K 2203/0207 (2013.01); H05K 2203/308 (2013.01);
Abstract

A disconnect cavity is formed within a PCB, where the disconnect cavity is electrically disconnected from a PCB landing layer. The disconnect cavity is formed using a plating resist process which does not require low flow prepreg nor selective copper etching. Plating resist is printed on a core structure selectively positioned within a PCB stack-up. The volume occupied by the plating resist forms a subsequently formed disconnect cavity. After lamination of the PCB stack-up, depth control milling, drilling and electroless copper plating are performed, followed by a plating resist stripping process to substantially remove the plating resist and all electroless copper plated to the plating resist, thereby forming the disconnect cavity. In a subsequent copper plating process, without electric connectivity copper cannot be plated to the side walls and bottom surface of the disconnect cavity, resulting in the disconnect cavity wall being electrically disconnected from the PCB landing layer.


Find Patent Forward Citations

Loading…