The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
May. 07, 2019

Filed:

Nov. 14, 2017
Applicant:

Samsung Electronics Co., Ltd., Suwon-si, KR;

Inventors:

Hun-dae Choi, Seoul, KR;

Young-kwon Jo, Yongin-si, KR;

Assignee:

SAMSUNG ELECTRONICS CO., LTD., Samsung-ro, Yeongtong-gu, Suwon-si, Gyeonggi-do, KR;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G11C 8/18 (2006.01); G11C 7/00 (2006.01); G11C 8/00 (2006.01); G11C 7/22 (2006.01); G11C 11/4076 (2006.01); H03K 5/14 (2014.01); H03L 7/081 (2006.01); G11C 7/10 (2006.01); G11C 11/4093 (2006.01); G11C 29/02 (2006.01); H03K 5/00 (2006.01);
U.S. Cl.
CPC ...
G11C 7/222 (2013.01); G11C 7/1066 (2013.01); G11C 11/4093 (2013.01); H03K 5/14 (2013.01); H03L 7/0812 (2013.01); H03L 7/0816 (2013.01); G11C 8/18 (2013.01); G11C 11/4076 (2013.01); G11C 29/023 (2013.01); H03K 2005/00019 (2013.01);
Abstract

Provided is a delay-locked loop circuit for providing a delay-locked clock signal to a data output buffer, the delay-locked loop circuit including: a first delay-locked-mode-based selector configured to select, as a first selected clock signal, one of a first divided clock signal, which is obtained by dividing a reference clock signal by N, and the reference clock signal; and a delay-locked mode controller configured to determine a delay-locked mode on the basis of a command received from the outside and to control the first delay-locked-mode-based selector according to the delay-locked mode. The delay-locked clock signal is generated by comparing a phase of a feedback clock signal generated from the first selected clock signal with a phase of the reference clock signal.


Find Patent Forward Citations

Loading…