The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Apr. 02, 2019

Filed:

Jun. 29, 2017
Applicant:

Teledyne Scientific & Imaging, Llc, Thousand Oaks, CA (US);

Inventors:

Keisuke Shinohara, Thousand Oaks, CA (US);

Miguel Urteaga, Moorpark, CA (US);

Casey King, Ventura, CA (US);

Avijit Bhunia, Newbury Park, CA (US);

Ya-Chi Chen, Simi Valley, CA (US);

Assignee:

Teledyne Scientific & Imaging, LLC, Thousand Oaks, CA (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H01L 29/15 (2006.01); H01L 29/66 (2006.01); H01L 27/088 (2006.01); H01L 21/337 (2006.01); H01L 29/06 (2006.01); H01L 29/778 (2006.01); H01L 29/20 (2006.01); H01L 29/423 (2006.01); H01L 29/417 (2006.01); H01L 23/522 (2006.01);
U.S. Cl.
CPC ...
H01L 29/0696 (2013.01); H01L 23/522 (2013.01); H01L 29/20 (2013.01); H01L 29/2003 (2013.01); H01L 29/41758 (2013.01); H01L 29/4236 (2013.01); H01L 29/4238 (2013.01); H01L 29/778 (2013.01);
Abstract

A FET employing a micro-scale device array structure comprises a substrate on which an epitaxial active channel area has been grown, with a plurality of micro-cells uniformly distributed over the active channel area. Each micro-cell comprises a source electrode, a drain electrode, and at least one gate electrode, with a first metal layer interconnecting either the drain or the source electrodes, a second metal layer interconnecting the gate electrodes, and a third metal layer interconnecting the other of the drain or source electrodes. Each micro-cell preferably comprises a source or drain electrode at the center of the micro-cell, with the corresponding drain or source electrode surrounding the center electrode. The number and width of the gate electrodes in each micro-cell may be selected to achieve a desired power density and/or heat distribution, and/or to minimize the FET's junction temperature. The FET structure may be used to form, for example, HEMTs or MESFETs.


Find Patent Forward Citations

Loading…