The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jan. 29, 2019

Filed:

Jan. 16, 2017
Applicant:

Silanna Asia Pte Ltd, Singapore, SG;

Inventors:

George Imthurn, San Diego, CA (US);

James Douglas Ballard, Solana Beach, CA (US);

Yashodhan Vijay Moghe, Marsfield, AU;

Assignee:

Silanna Asia Pte Ltd, Singapore, SG;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 29/78 (2006.01); H01L 29/40 (2006.01); H01L 29/66 (2006.01); G01R 19/00 (2006.01);
U.S. Cl.
CPC ...
H01L 29/7817 (2013.01); G01R 19/0092 (2013.01); H01L 29/402 (2013.01); H01L 29/404 (2013.01); H01L 29/407 (2013.01); H01L 29/66681 (2013.01); H01L 29/7816 (2013.01); H01L 29/7823 (2013.01); H01L 29/7826 (2013.01); H01L 29/7835 (2013.01);
Abstract

An LDFET is disclosed. A source region is electrically coupled to a source contact. A lightly doped drain (LDD) region has a lower dopant concentration than the source region, and is separated from the source region by a channel. A highly doped drain region forms an electrically conductive path between a drain contact and the LDD region. A gate electrode is located above the channel and separated from the channel by a gate dielectric. A shield plate is located above the gate electrode and the LDD region, and is separated from the LDD region, the gate electrode, and the source contact by a dielectric layer. A control circuit applies a variable voltage to the shield plate that: (1) accumulates a top layer of the LDD region before the transistor is switched on; and (2) depletes the top layer of the LDD region before the transistor is switched off.


Find Patent Forward Citations

Loading…