The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Dec. 25, 2018

Filed:

Aug. 10, 2017
Applicant:

Apple Inc., Cupertino, CA (US);

Inventors:

Harsha Krishnamurthy, San Jose, CA (US);

Suparn Vats, Fremont, CA (US);

Assignee:

Apple Inc., Cupertino, CA (US);

Attorneys:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
G01R 31/3177 (2006.01); G06F 17/50 (2006.01); G06F 17/30 (2006.01); H03K 19/003 (2006.01); G01R 31/3183 (2006.01); G01R 31/3185 (2006.01);
U.S. Cl.
CPC ...
G06F 17/5022 (2013.01); G01R 31/318392 (2013.01); G01R 31/318552 (2013.01); G06F 17/30094 (2013.01); G06F 17/30492 (2013.01); G06F 17/5045 (2013.01); H03K 19/00307 (2013.01);
Abstract

A method and apparatus for forcing equivalent outputs at start-up for replicated sequential circuits is disclosed. An integrated circuit (IC) includes first and second clocked logic circuits each coupled to receive a clock signal common to both, and each configured to produce equivalent logical outputs based on a common set of logic inputs. The IC further includes an equivalence circuit coupled to the outputs of each of the first and second clocked logic circuits. During a system start-up (e.g., power on) and before the clock signal has been applied, the equivalence circuit may detect if the outputs of the to first and second clocked logic circuits originally come up in different states. Responsive to determining that the outputs of the first and second clocked logic circuits are different, the equivalence circuit may cause the outputs to be forced to the same logical state.


Find Patent Forward Citations

Loading…