Growing community of inventors

Austin, TX, United States of America

Wei-E Wang

Average Co-Inventor Count = 2.76

ph-index = 7

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 154

Wei-E WangMark Stephen Rodder (25 patents)Wei-E WangBorna Josip Obradovic (11 patents)Wei-E WangTitash Rakshit (5 patents)Wei-E WangJoon Goo Hong (4 patents)Wei-E WangVassilios Gerousis (4 patents)Wei-E WangJorge A Kittl (2 patents)Wei-E WangRobert M Wallace (2 patents)Wei-E WangRwik Sengupta (2 patents)Wei-E WangRobert Christopher Bowen (2 patents)Wei-E WangChris Bowen (2 patents)Wei-E WangXiaoye Qin (2 patents)Wei-E WangRyan M Hatcher (1 patent)Wei-E WangDharmendar Reddy Palle (1 patent)Wei-E WangChristopher Bowen (1 patent)Wei-E WangGanesh Hedge (1 patent)Wei-E WangWei-E Wang (28 patents)Mark Stephen RodderMark Stephen Rodder (169 patents)Borna Josip ObradovicBorna Josip Obradovic (68 patents)Titash RakshitTitash Rakshit (48 patents)Joon Goo HongJoon Goo Hong (48 patents)Vassilios GerousisVassilios Gerousis (8 patents)Jorge A KittlJorge A Kittl (53 patents)Robert M WallaceRobert M Wallace (50 patents)Rwik SenguptaRwik Sengupta (42 patents)Robert Christopher BowenRobert Christopher Bowen (28 patents)Chris BowenChris Bowen (9 patents)Xiaoye QinXiaoye Qin (2 patents)Ryan M HatcherRyan M Hatcher (37 patents)Dharmendar Reddy PalleDharmendar Reddy Palle (22 patents)Christopher BowenChristopher Bowen (2 patents)Ganesh HedgeGanesh Hedge (1 patent)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Samsung Electronics Co., Ltd. (28 from 131,214 patents)

2. University of Texas System (2 from 5,444 patents)


28 patents:

1. 11749739 - Method of forming multiple-Vt FETS for CMOS circuit applications

2. 11605574 - Method of forming a thermal shield in a monolithic 3-d integrated circuit

3. 11476121 - Method of forming multi-threshold voltage devices and devices so formed

4. 11404405 - Semiconductor device including a repeater/buffer at upper metal routing layers and methods of manufacturing the same

5. 11189600 - Method of forming sacrificial self-aligned features for assisting die-to-die and die-to-wafer direct bonding

6. 11158738 - Method of forming isolation dielectrics for stacked field effect transistors (FETs)

7. 11088258 - Method of forming multiple-Vt FETs for CMOS circuit applications

8. 11081590 - Metal oxide semiconductor field effect transistor with crystalline oxide layer on a III-V material

9. 11069576 - Method of forming multi-threshold voltage devices using dipole-high dielectric constant combinations and devices so formed

10. 10971420 - Method of forming a thermal shield in a monolithic 3-D integrated circuit

11. 10854591 - Semiconductor device including a repeater/buffer at upper metal routing layers and methods of manufacturing the same

12. 10770353 - Method of forming multi-threshold voltage devices using dipole-high dielectric constant combinations and devices so formed

13. 10727297 - Complimentary metal-oxide-semiconductor circuit having transistors with different threshold voltages and method of manufacturing the same

14. 10586738 - Method of providing source and drain doping for CMOS architecture including FinFET and semiconductor devices so formed

15. 10475930 - Method of forming crystalline oxides on III-V materials

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
12/6/2025
Loading…