Growing community of inventors

Bengaluru, India

Venkatraman Ramakrishnan

Average Co-Inventor Count = 2.44

ph-index = 2

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 15

Venkatraman RamakrishnanSudhakar Surendran (6 patents)Venkatraman RamakrishnanLakshmanan Balasubramanian (2 patents)Venkatraman RamakrishnanRamamurthy Vishweshwara (2 patents)Venkatraman RamakrishnanGregory Allen North (1 patent)Venkatraman RamakrishnanArvind Nembili Veeravalli (1 patent)Venkatraman RamakrishnanMahita Nagabhiru (1 patent)Venkatraman RamakrishnanH Udayakumar (1 patent)Venkatraman RamakrishnanArun Koithyar (1 patent)Venkatraman RamakrishnanSushmitha Tudiyadka Girijashankar (1 patent)Venkatraman RamakrishnanAswani Kumar Golla (1 patent)Venkatraman RamakrishnanVenkatraman Ramakrishnan (11 patents)Sudhakar SurendranSudhakar Surendran (15 patents)Lakshmanan BalasubramanianLakshmanan Balasubramanian (9 patents)Ramamurthy VishweshwaraRamamurthy Vishweshwara (4 patents)Gregory Allen NorthGregory Allen North (17 patents)Arvind Nembili VeeravalliArvind Nembili Veeravalli (8 patents)Mahita NagabhiruMahita Nagabhiru (1 patent)H UdayakumarH Udayakumar (1 patent)Arun KoithyarArun Koithyar (1 patent)Sushmitha Tudiyadka GirijashankarSushmitha Tudiyadka Girijashankar (1 patent)Aswani Kumar GollaAswani Kumar Golla (1 patent)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Texas Instruments Corporation (11 from 29,297 patents)


11 patents:

1. 12510920 - Managing clock trigger signals for asynchronous clock domains

2. 12375070 - Dynamic control of a multi-trim oscillator

3. 12321674 - Hierarchical CDC and RDC verification

4. 12197840 - Techniques for modeling and verification of convergence for hierarchical domain crossings

5. 11815971 - Boundary port power in pent modelling and management

6. 11775718 - Methods and apparatus to simulate metastability for circuit design verification

7. 11574099 - Simulation framework

8. 11531798 - Methods and apparatus to simulate metastability for circuit design verification

9. 8661374 - Placement aware clock gate cloning and fanout optimization

10. 8051399 - IC design flow incorporating optimal assumptions of power supply voltage drops at cells when performing timing analysis

11. 7962872 - Timing analysis when integrating multiple circuit blocks while balancing resource requirements and accuracy

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
1/10/2026
Loading…