Growing community of inventors

Saratoga, CA, United States of America

Stephen M Douglass

Average Co-Inventor Count = 3.27

ph-index = 11

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 535

Stephen M DouglassHagop A Nazarian (8 patents)Stephen M DouglassAhmad R Ansari (8 patents)Stephen M DouglassMehul R Vashi (6 patents)Stephen M DouglassNigel G Herron (5 patents)Stephen M DouglassS Babar Raza (4 patents)Stephen M DouglassW Alfred Graf, Iii (4 patents)Stephen M DouglassSundar Rajan (4 patents)Stephen M DouglassShiva Sorooshian Borzin (4 patents)Stephen M DouglassSteven P Young (3 patents)Stephen M DouglassDarren Duane Neuman (3 patents)Stephen M DouglassJeffery Scott Hunt (2 patents)Stephen M DouglassLin-Shih Liu (2 patents)Stephen M DouglassGeorge M Ansel (2 patents)Stephen M DouglassSyed B Raza (2 patents)Stephen M DouglassJagdish Pathak (2 patents)Stephen M DouglassJane W Sowards (2 patents)Stephen M DouglassDov-Ami Vider (2 patents)Stephen M DouglassNorman P Taffe (2 patents)Stephen M DouglassAnthony Correale, Jr (1 patent)Stephen M DouglassDavid P Schultz (1 patent)Stephen M DouglassHal Kurkowski (1 patent)Stephen M DouglassRobert Yin (1 patent)Stephen M DouglassLeslie Mark DeBruyne (1 patent)Stephen M DouglassPrasad L Sastry (1 patent)Stephen M DouglassDarren Newman (1 patent)Stephen M DouglassStephen M Douglass (22 patents)Hagop A NazarianHagop A Nazarian (165 patents)Ahmad R AnsariAhmad R Ansari (62 patents)Mehul R VashiMehul R Vashi (18 patents)Nigel G HerronNigel G Herron (11 patents)S Babar RazaS Babar Raza (49 patents)W Alfred Graf, IiiW Alfred Graf, Iii (20 patents)Sundar RajanSundar Rajan (7 patents)Shiva Sorooshian BorzinShiva Sorooshian Borzin (4 patents)Steven P YoungSteven P Young (210 patents)Darren Duane NeumanDarren Duane Neuman (128 patents)Jeffery Scott HuntJeffery Scott Hunt (41 patents)Lin-Shih LiuLin-Shih Liu (25 patents)George M AnselGeorge M Ansel (21 patents)Syed B RazaSyed B Raza (18 patents)Jagdish PathakJagdish Pathak (11 patents)Jane W SowardsJane W Sowards (11 patents)Dov-Ami ViderDov-Ami Vider (4 patents)Norman P TaffeNorman P Taffe (2 patents)Anthony Correale, JrAnthony Correale, Jr (74 patents)David P SchultzDavid P Schultz (71 patents)Hal KurkowskiHal Kurkowski (30 patents)Robert YinRobert Yin (19 patents)Leslie Mark DeBruyneLeslie Mark DeBruyne (4 patents)Prasad L SastryPrasad L Sastry (2 patents)Darren NewmanDarren Newman (1 patent)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Xilinx, Inc. (12 from 5,015 patents)

2. Cypress Semiconductor Corporation (10 from 3,561 patents)

3. International Business Machines Corporation (1 from 164,306 patents)


22 patents:

1. 7539848 - Configurable logic fabric including two fixed logic processors with individual interface to receive availability signal from custom operation code configured processor

2. 7420392 - Programmable gate array and embedded circuitry initialization and processing

3. 7406670 - Testing of an integrated circuit having an embedded processor

4. 7269805 - Testing of an integrated circuit having an embedded processor

5. 7231621 - Speed verification of an embedded processor in a programmable logic device

6. 7194600 - Method and apparatus for processing data with a programmable gate array using fixed and programmable processors

7. 6961919 - Method of designing integrated circuit having both configurable and fixed logic circuitry

8. 6886092 - Custom code processing in PGA by providing instructions from fixed logic processor portion to programmable dedicated processor portion

9. 6798239 - Programmable gate array having interconnecting logic to support embedded fixed logic circuitry

10. 6693452 - Floor planning for programmable gate array having embedded fixed logic circuitry

11. 6662285 - User configurable memory system having local and global memory blocks

12. 6522167 - User configurable on-chip memory system

13. 6243664 - Methods for maximizing routability in a programmable interconnect matrix having less than full connectability

14. 5923868 - Methods for maximizing routability in a programmable interconnect matrix

15. 5848066 - Methods for maximizing routability in a programmable interconnect matrix

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
1/23/2026
Loading…