Growing community of inventors

San Marcos, CA, United States of America

Stephen Alan Fanelli

Average Co-Inventor Count = 1.71

ph-index = 5

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 419

Stephen Alan FanelliSinan Goktepeli (5 patents)Stephen Alan FanelliRichard Hammond (4 patents)Stephen Alan FanelliGeorge P Imthurn (3 patents)Stephen Alan FanelliRavi Pramod Kumar Vedula (2 patents)Stephen Alan FanelliRanadeep Dutta (1 patent)Stephen Alan FanelliQingqing Liang (1 patent)Stephen Alan FanelliYun Han Chu (1 patent)Stephen Alan FanelliFarid Azzazy (1 patent)Stephen Alan FanelliGeorge Pete Imthurn (0 patent)Stephen Alan FanelliStephen Alan Fanelli (16 patents)Sinan GoktepeliSinan Goktepeli (56 patents)Richard HammondRichard Hammond (60 patents)George P ImthurnGeorge P Imthurn (58 patents)Ravi Pramod Kumar VedulaRavi Pramod Kumar Vedula (14 patents)Ranadeep DuttaRanadeep Dutta (31 patents)Qingqing LiangQingqing Liang (20 patents)Yun Han ChuYun Han Chu (3 patents)Farid AzzazyFarid Azzazy (1 patent)George Pete ImthurnGeorge Pete Imthurn (0 patent)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Qualcomm Incorporated (14 from 41,326 patents)

2. Silanna Semiconductor U.s.a., Inc. (1 from 17 patents)

3. Qualcomm Switch Corp. (1 from 5 patents)


16 patents:

1. 11355617 - Self-aligned collector heterojunction bipolar transistor (HBT)

2. 11309352 - Integrated acoustic filter on complementary metal oxide semiconductor (CMOS) die

3. 11277677 - Optically powered switch and method for operating an optically powered switch

4. 10784348 - Porous semiconductor handle substrate

5. 10748934 - Silicon on insulator with multiple semiconductor thicknesses using layer transfer

6. 10700012 - Porous silicon dicing

7. 10680086 - Radio frequency silicon-on-insulator integrated heterojunction bipolar transistor

8. 10559520 - Bulk layer transfer processing with backside silicidation

9. 10522687 - Wrap-around gate structures and methods of forming wrap-around gate structures

10. 10134837 - Porous silicon post processing

11. 9865747 - Etch stop region based fabrication of bonded semiconductor structures

12. 9837302 - Methods of forming a device having semiconductor devices on two sides of a buried dielectric layer

13. 9515181 - Semiconductor device with self-aligned back side features

14. 9466729 - Etch stop region based fabrication of bonded semiconductor structures

15. 9269608 - Bonded semiconductor structure with SiGeC/SiGeBC layer as etch stop

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
12/4/2025
Loading…