Growing community of inventors

Portland, OR, United States of America

Sriram Aananthakrishnan

Average Co-Inventor Count = 7.31

ph-index = 1

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 1

Sriram AananthakrishnanJoshua B Fryman (6 patents)Sriram AananthakrishnanJason M Howard (6 patents)Sriram AananthakrishnanRobert Pawlowski (6 patents)Sriram AananthakrishnanAnkit More (5 patents)Sriram AananthakrishnanShaden Smith (4 patents)Sriram AananthakrishnanVincent Cave (3 patents)Sriram AananthakrishnanSowmya Pitchaimoorthy (3 patents)Sriram AananthakrishnanSamkit Jain (3 patents)Sriram AananthakrishnanTina C Zhong (2 patents)Sriram AananthakrishnanBharadwaj Krishnamurthy (2 patents)Sriram AananthakrishnanFabrizio Petrini (1 patent)Sriram AananthakrishnanVincent Cavé (1 patent)Sriram AananthakrishnanYigit Demir (1 patent)Sriram AananthakrishnanNick Pepperling (1 patent)Sriram AananthakrishnanFryman Joshua (0 patent)Sriram AananthakrishnanSriram Aananthakrishnan (6 patents)Joshua B FrymanJoshua B Fryman (30 patents)Jason M HowardJason M Howard (17 patents)Robert PawlowskiRobert Pawlowski (15 patents)Ankit MoreAnkit More (20 patents)Shaden SmithShaden Smith (6 patents)Vincent CaveVincent Cave (6 patents)Sowmya PitchaimoorthySowmya Pitchaimoorthy (4 patents)Samkit JainSamkit Jain (4 patents)Tina C ZhongTina C Zhong (9 patents)Bharadwaj KrishnamurthyBharadwaj Krishnamurthy (4 patents)Fabrizio PetriniFabrizio Petrini (15 patents)Vincent CavéVincent Cavé (1 patent)Yigit DemirYigit Demir (1 patent)Nick PepperlingNick Pepperling (1 patent)Fryman JoshuaFryman Joshua (0 patent)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Intel Corporation (6 from 54,750 patents)


6 patents:

1. 12455738 - Large-scale matrix restructuring and matrix-scalar operations

2. 12204901 - Cache support for indirect loads and indirect stores in graph applications

3. 11630691 - Memory system architecture for multi-threaded processors

4. 11106494 - Memory system architecture for multi-threaded processors

5. 11061742 - System, apparatus and method for barrier synchronization in a multi-threaded processor

6. 10983793 - Array broadcast and reduction systems and methods

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
12/24/2025
Loading…