Growing community of inventors

Bangkok, Thailand

Somchai Nondhasitthichai

Average Co-Inventor Count = 2.44

ph-index = 6

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 245

Somchai NondhasitthichaiSaravuth Sirinorakul (32 patents)Somchai NondhasitthichaiKasemsan Kongthaworn (4 patents)Somchai NondhasitthichaiVorajit Suwannaset (4 patents)Somchai NondhasitthichaiYee Heong Chua (3 patents)Somchai NondhasitthichaiApichart Phaowongsa (3 patents)Somchai NondhasitthichaiWoraya Benjavasukul (2 patents)Somchai NondhasitthichaiArlene V Layson (2 patents)Somchai NondhasitthichaiWoraya Benjasukul (2 patents)Somchai NondhasitthichaiChalermsak Sumithpibul (2 patents)Somchai NondhasitthichaiSitta Jewjaitham (2 patents)Somchai NondhasitthichaiCharun Sae-lee (1 patent)Somchai NondhasitthichaiPraphan Sararat (1 patent)Somchai NondhasitthichaiSomchai Nondhasitthichai (35 patents)Saravuth SirinorakulSaravuth Sirinorakul (76 patents)Kasemsan KongthawornKasemsan Kongthaworn (5 patents)Vorajit SuwannasetVorajit Suwannaset (4 patents)Yee Heong ChuaYee Heong Chua (4 patents)Apichart PhaowongsaApichart Phaowongsa (3 patents)Woraya BenjavasukulWoraya Benjavasukul (5 patents)Arlene V LaysonArlene V Layson (3 patents)Woraya BenjasukulWoraya Benjasukul (2 patents)Chalermsak SumithpibulChalermsak Sumithpibul (2 patents)Sitta JewjaithamSitta Jewjaitham (2 patents)Charun Sae-leeCharun Sae-lee (1 patent)Praphan SararatPraphan Sararat (1 patent)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Utac Thai Limited (27 from 50 patents)

2. Utac Headquarters Pte. Ltd. (5 from 69 patents)

3. Ns Electronics Bangkok (1993) Ltd. (3 from 5 patents)


35 patents:

1. 10515878 - Semiconductor package with partial plating on contact side surfaces

2. 10204850 - Semiconductor package with partial plating on contact side surfaces

3. 9947605 - Flip chip cavity package

4. 9899208 - Molded leadframe substrate semiconductor package

5. 9818676 - Singulation method for semiconductor package with plating on side of connectors

6. 9773722 - Semiconductor package with partial plating on contact side surfaces

7. 9761435 - Flip chip cavity package

8. 9741642 - Semiconductor package with partial plating on contact side surfaces

9. 9711343 - Molded leadframe substrate semiconductor package

10. 9349679 - Singulation method for semiconductor package with plating on side of connectors

11. 9196470 - Molded leadframe substrate semiconductor package

12. 9099317 - Method for forming lead frame land grid array

13. 9099294 - Molded leadframe substrate semiconductor package

14. 9093486 - Molded leadframe substrate semiconductor package

15. 9082607 - Molded leadframe substrate semiconductor package

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
1/7/2026
Loading…