Growing community of inventors

Longmont, CO, United States of America

Shane G Nowell

Average Co-Inventor Count = 4.81

ph-index = 5

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 75

Shane G NowellMustafa Nazmi Kaynak (46 patents)Shane G NowellKishore Kumar Muchherla (43 patents)Shane G NowellSampath K Ratnam (35 patents)Shane G NowellPeter Sean Feeley (32 patents)Shane G NowellSivagnanam Parthasarathy (29 patents)Shane G NowellVamsi Pavan Rayaprolu (29 patents)Shane G NowellMichael Sheperek (27 patents)Shane G NowellLarry Joseph Koudele (20 patents)Shane G NowellXiangang Luo (13 patents)Shane G NowellSteven Michael Kientz (13 patents)Shane G NowellDevin M Batutis (13 patents)Shane G NowellBruce A Liikanen (11 patents)Shane G NowellKarl David Schuh (10 patents)Shane G NowellJiangang Wu (10 patents)Shane G NowellQisong Lin (7 patents)Shane G NowellRenato C Padilla (4 patents)Shane G NowellJoseph Paul Manes (3 patents)Shane G NowellBrian Lee Rappel (3 patents)Shane G NowellEdwin Jack Wadsworth (3 patents)Shane G NowellStephen A Misuta (3 patents)Shane G NowellAshutosh Malshe (2 patents)Shane G NowellHarish Reddy Singidi (2 patents)Shane G NowellPatrick Robert Khayat (2 patents)Shane G NowellWayne Howard Vinson (2 patents)Shane G NowellRobert David Freeman (2 patents)Shane G NowellGlade N Bagnell (2 patents)Shane G NowellNagendra Prasad Ganesh Rao (2 patents)Shane G NowellDanny J Kastler (2 patents)Shane G NowellZixiang Loh (2 patents)Shane G NowellEdwin Scott Olds (1 patent)Shane G NowellSteve Kientz (1 patent)Shane G NowellTravis D Fox (1 patent)Shane G NowellLarry K Koudele (1 patent)Shane G NowellShane G Nowell (75 patents)Mustafa Nazmi KaynakMustafa Nazmi Kaynak (152 patents)Kishore Kumar MuchherlaKishore Kumar Muchherla (335 patents)Sampath K RatnamSampath K Ratnam (193 patents)Peter Sean FeeleyPeter Sean Feeley (199 patents)Sivagnanam ParthasarathySivagnanam Parthasarathy (225 patents)Vamsi Pavan RayaproluVamsi Pavan Rayaprolu (168 patents)Michael SheperekMichael Sheperek (101 patents)Larry Joseph KoudeleLarry Joseph Koudele (106 patents)Xiangang LuoXiangang Luo (85 patents)Steven Michael KientzSteven Michael Kientz (48 patents)Devin M BatutisDevin M Batutis (29 patents)Bruce A LiikanenBruce A Liikanen (164 patents)Karl David SchuhKarl David Schuh (65 patents)Jiangang WuJiangang Wu (52 patents)Qisong LinQisong Lin (31 patents)Renato C PadillaRenato C Padilla (52 patents)Joseph Paul ManesJoseph Paul Manes (49 patents)Brian Lee RappelBrian Lee Rappel (12 patents)Edwin Jack WadsworthEdwin Jack Wadsworth (10 patents)Stephen A MisutaStephen A Misuta (4 patents)Ashutosh MalsheAshutosh Malshe (162 patents)Harish Reddy SingidiHarish Reddy Singidi (142 patents)Patrick Robert KhayatPatrick Robert Khayat (122 patents)Wayne Howard VinsonWayne Howard Vinson (25 patents)Robert David FreemanRobert David Freeman (14 patents)Glade N BagnellGlade N Bagnell (11 patents)Nagendra Prasad Ganesh RaoNagendra Prasad Ganesh Rao (9 patents)Danny J KastlerDanny J Kastler (5 patents)Zixiang LohZixiang Loh (3 patents)Edwin Scott OldsEdwin Scott Olds (26 patents)Steve KientzSteve Kientz (17 patents)Travis D FoxTravis D Fox (12 patents)Larry K KoudeleLarry K Koudele (1 patent)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Micron Technology Incorporated (68 from 37,542 patents)

2. Dphi Acquisitions, Inc. (3 from 109 patents)

3. Western Digital Technologies, Inc. (2 from 5,274 patents)

4. Dphi Aquisitions, Inc. (1 from 1 patent)


75 patents:

1. 12393363 - Voltage bin calibration based on a voltage distribution reference voltage

2. 12307111 - Block family-based error avoidance for memory devices

3. 12229000 - Managing error-handling flows in memory devices

4. 12057185 - Voltage calibration scans to reduce memory device overhead

5. 11966616 - Voltage bin calibration based on a voltage distribution reference voltage

6. 11941277 - Combination scan management for block families of a memory device

7. 11928347 - Managing voltage bin selection for blocks of a memory device

8. 11915776 - Error avoidance based on voltage distribution parameters of block families

9. 11886726 - Block family-based error avoidance for memory devices

10. 11868639 - Providing recovered data to a new memory cell at a memory sub-system based on an unsuccessful error correction operation

11. 11853556 - Combining sets of memory blocks in a memory device

12. 11847317 - Managing bin placement for block families of a memory device based on trigger metric valves

13. 11841753 - Operating temperature management of a memory sub-system

14. 11837307 - Managing error-handling flows in memory devices

15. 11837291 - Voltage offset bin selection by die group for memory devices

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
9/9/2025
Loading…