Growing community of inventors

Tokyo, Japan

Satoru Ooshima

Average Co-Inventor Count = 4.00

ph-index = 4

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 32

Satoru OoshimaJun Yamane (4 patents)Satoru OoshimaHirofumi Shimizu (4 patents)Satoru OoshimaShinobu Nakamura (4 patents)Satoru OoshimaMamoru Kudo (4 patents)Satoru OoshimaTatsuo Shimizu (2 patents)Satoru OoshimaHidenobu Kakioka (2 patents)Satoru OoshimaSatoshi Ueda (1 patent)Satoru OoshimaTakeyuki Fujii (1 patent)Satoru OoshimaKatsunori Ishii (1 patent)Satoru OoshimaAzuma Kawabe (1 patent)Satoru OoshimaSatoru Ooshima (7 patents)Jun YamaneJun Yamane (47 patents)Hirofumi ShimizuHirofumi Shimizu (22 patents)Shinobu NakamuraShinobu Nakamura (10 patents)Mamoru KudoMamoru Kudo (8 patents)Tatsuo ShimizuTatsuo Shimizu (18 patents)Hidenobu KakiokaHidenobu Kakioka (3 patents)Satoshi UedaSatoshi Ueda (26 patents)Takeyuki FujiiTakeyuki Fujii (12 patents)Katsunori IshiiKatsunori Ishii (3 patents)Azuma KawabeAzuma Kawabe (2 patents)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Sony Corporation (7 from 58,129 patents)


7 patents:

1. 8121544 - Communication system using transmit/receive slot antennas for near field electromagnetic coupling of data therebetween

2. 7956660 - Signal processing device

3. 7801574 - Wireless communication apparatus, wireless network system, communication method and program

4. 7730366 - Phase error determination method and digital phase-locked loop system

5. 7469367 - Phase error determination method and digital phase-locked loop system

6. 7342986 - Digital PLL device

7. 7315968 - Phase error determination method and digital phase-locked loop system

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
12/6/2025
Loading…