Growing community of inventors

Taichung, Taiwan

Raj K Bansal

Average Co-Inventor Count = 4.34

ph-index = 1

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 4

Raj K BansalShigeru Sugioka (7 patents)Raj K BansalKiyonori Oyu (4 patents)Raj K BansalHiroshi Toyama (4 patents)Raj K BansalJung Chul Park (4 patents)Raj K BansalKeizo Kawakita (3 patents)Raj K BansalPratap Murali (3 patents)Raj K BansalHiroki Fujisawa (2 patents)Raj K BansalMitsuaki Katagiri (2 patents)Raj K BansalSatoshi Isa (2 patents)Raj K BansalBharat Bhushan (2 patents)Raj K BansalHidenori Yamaguchi (2 patents)Raj K BansalShunji Kuwahara (2 patents)Raj K BansalNoriaki Fujiki (2 patents)Raj K BansalDavid A Daycock (1 patent)Raj K BansalBharat Bhushan (1 patent)Raj K BansalTsung Che Tsai (1 patent)Raj K BansalRaj K Bansal (12 patents)Shigeru SugiokaShigeru Sugioka (22 patents)Kiyonori OyuKiyonori Oyu (39 patents)Hiroshi ToyamaHiroshi Toyama (8 patents)Jung Chul ParkJung Chul Park (4 patents)Keizo KawakitaKeizo Kawakita (26 patents)Pratap MuraliPratap Murali (6 patents)Hiroki FujisawaHiroki Fujisawa (153 patents)Mitsuaki KatagiriMitsuaki Katagiri (63 patents)Satoshi IsaSatoshi Isa (44 patents)Bharat BhushanBharat Bhushan (18 patents)Hidenori YamaguchiHidenori Yamaguchi (12 patents)Shunji KuwaharaShunji Kuwahara (7 patents)Noriaki FujikiNoriaki Fujiki (4 patents)David A DaycockDavid A Daycock (52 patents)Bharat BhushanBharat Bhushan (7 patents)Tsung Che TsaiTsung Che Tsai (4 patents)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Micron Technology Incorporated (11 from 37,905 patents)


12 patents:

1. 12125789 - Semiconductor device and method of forming the same

2. 11810822 - Apparatuses and methods including patterns in scribe regions of semiconductor devices

3. 11769756 - Semiconductor assemblies with hybrid fanouts and associated methods and systems

4. 11705432 - Stacked die package including a first die coupled to a substrate through direct chip attachment and a second die coupled to the substrate through wire bonding, and related methods and devices

5. 11502053 - Bond pad connection layout

6. 11456253 - Semiconductor device and method of forming the same

7. 11450645 - Semiconductor assemblies with hybrid fanouts and associated methods and systems

8. 11211347 - Integrated circuit structures and methods of forming an opening in a material

9. 11081468 - Stacked die package including a first die coupled to a substrate through direct chip attachment and a second die coupled to the substrate through wire bonding and related methods, devices and apparatuses

10. 10943841 - Substrates, structures within a scribe-line area of a substrate, and methods of forming a conductive line of a redistribution layer of a substrate and of forming a structure within a scribe-line area of the substrate

11. 10847482 - Integrated circuit structures and methods of forming an opening in a material

12. 10651100 - Substrates, structures within a scribe-line area of a substrate, and methods of forming a conductive line of a redistribution layer of a substrate and of forming a structure within a scribe-line area of the substrate

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
12/6/2025
Loading…