Average Co-Inventor Count = 4.09
ph-index = 4
The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.
Company Filing History:
1. Stmicroelectronics International N.v. (19 from 972 patents)
2. Stmicroelectronics S.r.l. (3 from 5,553 patents)
3. Stmicroelectronics Pvt. Ltd. (3 from 207 patents)
4. Stmicroelectronics (crolles 2) Sas (2 from 757 patents)
5. Stmicroelectronics France (1 from 37 patents)
23 patents:
1. 12482518 - Enhanced accuracy of bit line reading for an in-memory compute operation by accounting for variation in read current
2. 12469545 - Bit line read current mirroring circuit for an in-memory compute operation where simultaneous access is made to plural rows of a static random access memory (SRAM)
3. 12437825 - At-speed transition fault testing for a multi-port and multi-clock memory
4. 12406705 - In-memory computation circuit using static random access memory (SRAM) array segmentation
5. 12361982 - Memory architecture supporting both conventional memory access mode and digital in-memory computation processing mode
6. 12354644 - Adaptive word line underdrive control for an in-memory compute operation where simultaneous access is made to plural rows of a static random access memory (SRAM)
7. 12353341 - Tuning of read/write cycle time delay for a memory circuit dependent on operational mode selection
8. 12328858 - Silicon-on-insulator semiconductor device with a static random access memory circuit
9. 12292780 - Computing system power management device, system and method
10. 12237007 - Selective bit line clamping control for an in-memory compute operation where simultaneous access is made to plural rows of a static random access memory (SRAM)
11. 12183424 - Bit-cell architecture based in-memory compute
12. 12176025 - Adaptive body bias management for an in-memory compute operation where simultaneous access is made to plural rows of a static random access memory (SRAM)
13. 12170120 - Built-in self test circuit for segmented static random access memory (SRAM) array input/output
14. 12159689 - SRAM with fast, controlled peak current, power efficient array reset, and data corruption modes for secure applications
15. 12087356 - Serial word line actuation with linked source voltage supply modulation for an in-memory compute operation where simultaneous access is made to plural rows of a static random access memory (SRAM)