Average Co-Inventor Count = 2.74
ph-index = 11
The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.
Company Filing History:
1. Cadence Design Systems, Inc. (19 from 2,542 patents)
2. Synopsys, Inc. (2 from 2,485 patents)
21 patents:
1. 9760667 - Method, system, and computer program product for implementing prototyping and floorplanning of electronic circuit designs
2. 9165098 - Machine readable products for single pass parallel hierarchical timing closure of integrated circuit designs
3. 9152742 - Multi-phase models for timing closure of integrated circuit designs
4. 9141740 - Methods, systems, and articles of manufacture for implementing full-chip optimization with reduced physical design data
5. 9053270 - Methods, systems, and articles of manufacture for synchronous hierarchical implementation of electronic circuit designs
6. 8977994 - Circuit design system and method of generating hierarchical block-level timing constraints from chip-level timing constraints
7. 8977995 - Timing budgeting of nested partitions for hierarchical integrated circuit designs
8. 8935642 - Methods for single pass parallel hierarchical timing closure of integrated circuit designs
9. 8769455 - Methods, systems, and articles of manufacture for synchronous hierarchical implementation of electronic circuit designs
10. 8745560 - Methods for generating a user interface for timing budget analysis of integrated circuit designs
11. 8719743 - Method and system for implementing clock tree prototyping
12. 8640066 - Multi-phase models for timing closure of integrated circuit designs
13. 8572532 - Common path pessimism removal for hierarchical timing analysis
14. 8539402 - Systems for single pass parallel hierarchical timing closure of integrated circuit designs
15. 8504978 - User interface for timing budget analysis of integrated circuit designs