Growing community of inventors

San Jose, CA, United States of America

Oleg Levitsky

Average Co-Inventor Count = 2.74

ph-index = 11

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 278

Oleg LevitskyDinesh Gupta (8 patents)Oleg LevitskyVivek Bhardwaj (6 patents)Oleg LevitskyAmit Kumar (4 patents)Oleg LevitskySushobhit Singh (4 patents)Oleg LevitskyPaul W Kollaritsch (2 patents)Oleg LevitskyDongzi Liu (2 patents)Oleg LevitskyChien-Chu Kuo (2 patents)Oleg LevitskyPaul Berevoescu (2 patents)Oleg LevitskyDidier Seropian (2 patents)Oleg LevitskyWilson Wai Chan (1 patent)Oleg LevitskyVassilios Constantinos Gerousis (1 patent)Oleg LevitskyHongliang Chang (1 patent)Oleg LevitskyKit Lam Cheong (1 patent)Oleg LevitskyAkash Khandelwal (1 patent)Oleg LevitskyNikolay Rubanov (1 patent)Oleg LevitskySumit Arora (1 patent)Oleg LevitskyLokeswara R Korlipara (1 patent)Oleg LevitskyOleg Levitsky (21 patents)Dinesh GuptaDinesh Gupta (8 patents)Vivek BhardwajVivek Bhardwaj (6 patents)Amit KumarAmit Kumar (13 patents)Sushobhit SinghSushobhit Singh (9 patents)Paul W KollaritschPaul W Kollaritsch (5 patents)Dongzi LiuDongzi Liu (5 patents)Chien-Chu KuoChien-Chu Kuo (3 patents)Paul BerevoescuPaul Berevoescu (2 patents)Didier SeropianDidier Seropian (2 patents)Wilson Wai ChanWilson Wai Chan (19 patents)Vassilios Constantinos GerousisVassilios Constantinos Gerousis (14 patents)Hongliang ChangHongliang Chang (5 patents)Kit Lam CheongKit Lam Cheong (4 patents)Akash KhandelwalAkash Khandelwal (3 patents)Nikolay RubanovNikolay Rubanov (3 patents)Sumit AroraSumit Arora (2 patents)Lokeswara R KorliparaLokeswara R Korlipara (1 patent)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Cadence Design Systems, Inc. (19 from 2,542 patents)

2. Synopsys, Inc. (2 from 2,485 patents)


21 patents:

1. 9760667 - Method, system, and computer program product for implementing prototyping and floorplanning of electronic circuit designs

2. 9165098 - Machine readable products for single pass parallel hierarchical timing closure of integrated circuit designs

3. 9152742 - Multi-phase models for timing closure of integrated circuit designs

4. 9141740 - Methods, systems, and articles of manufacture for implementing full-chip optimization with reduced physical design data

5. 9053270 - Methods, systems, and articles of manufacture for synchronous hierarchical implementation of electronic circuit designs

6. 8977994 - Circuit design system and method of generating hierarchical block-level timing constraints from chip-level timing constraints

7. 8977995 - Timing budgeting of nested partitions for hierarchical integrated circuit designs

8. 8935642 - Methods for single pass parallel hierarchical timing closure of integrated circuit designs

9. 8769455 - Methods, systems, and articles of manufacture for synchronous hierarchical implementation of electronic circuit designs

10. 8745560 - Methods for generating a user interface for timing budget analysis of integrated circuit designs

11. 8719743 - Method and system for implementing clock tree prototyping

12. 8640066 - Multi-phase models for timing closure of integrated circuit designs

13. 8572532 - Common path pessimism removal for hierarchical timing analysis

14. 8539402 - Systems for single pass parallel hierarchical timing closure of integrated circuit designs

15. 8504978 - User interface for timing budget analysis of integrated circuit designs

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
12/4/2025
Loading…