Average Co-Inventor Count = 3.17
ph-index = 18
The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.
Company Filing History:
1. Qualcomm Incorporated (26 from 41,498 patents)
2. Psemi Corporation (16 from 657 patents)
3. Peregrine Semiconductor Corporation (11 from 223 patents)
4. Silanna Semiconductor U.s.a., Inc. (10 from 17 patents)
5. Io Semiconductor, Inc. (10 from 12 patents)
6. Silanna Asia Pte Ltd (9 from 150 patents)
7. Qualcomm Switch Corp. (3 from 5 patents)
85 patents:
1. 11967948 - Method and apparatus for use in improving linearity of MOSFETs using an accumulated charge sink
2. 11901459 - Method and apparatus improving gate oxide reliability by controlling accumulated charge
3. 11362652 - Method and apparatus for use in improving linearity of MOSFETs using an accumulated charge sink
4. 11335627 - Connection arrangements for integrated lateral diffusion field effect transistors having a backside contact
5. RE48965 - Method and apparatus improving gate oxide reliability by controlling accumulated charge
6. RE48944 - Method and apparatus for use in improving linearity of MOSFETS using an accumulated charge sink
7. 11201245 - Method and apparatus improving gate oxide reliability by controlling accumulated charge
8. 10818796 - Method and apparatus improving gate oxide reliability by controlling accumulated charge
9. 10797690 - Method and apparatus for use in improving linearity of MOSFETs using an accumulated charge sink
10. 10797691 - Method and apparatus for use in improving linearity of MOSFETs using an accumulated charge sink
11. 10797172 - Method and apparatus for use in improving linearity of MOSFETs using an accumulated charge sink-harmonic wrinkle reduction
12. 10790814 - Method and apparatus for use in improving linearity of MOSFETs using an accumulated charge sink
13. 10790815 - Method and apparatus for use in improving linearity of MOSFETs using an accumulated charge sink
14. 10784855 - Method and apparatus for use in improving linearity of MOSFETs using an accumulated charge sink
15. 10770391 - Transistor with gate extension to limit second gate effect