Average Co-Inventor Count = 3.85
ph-index = 33
The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.
Company Filing History:
1. Seiko Epson Corporation (67 from 33,404 patents)
2. Samsung Electronics Co., Ltd. (17 from 131,214 patents)
3. Other (7 from 832,680 patents)
4. Transmeta Corporation (4 from 145 patents)
5. Infineon Technologies North America Corp. (1 from 244 patents)
6. Seiko Corporation (1 from 53 patents)
7. Intellectual Venture Funding LLC (1 from 2 patents)
98 patents:
1. 8019975 - System and method for handling load and/or store operations in a superscalar microprocessor
2. 7941635 - High-performance superscalar-based computer system with out-of order instruction execution and concurrent results distribution
3. 7941636 - RISC microprocessor architecture implementing multiple typed register sets
4. 7802074 - Superscalar RISC instruction scheduling
5. 7739482 - High-performance, superscalar-based computer system with out-of-order instruction execution
6. 7721070 - High-performance, superscalar-based computer system with out-of-order instruction execution
7. 7685402 - RISC microprocessor architecture implementing multiple typed register sets
8. 7664935 - System and method for translating non-native instructions to native instructions for processing on a host processor
9. 7657712 - Microprocessor architecture capable of supporting multiple heterogeneous processors
10. 7555632 - High-performance superscalar-based computer system with out-of-order instruction execution and concurrent results distribution
11. 7555738 - Integrated structure layout and layout of interconnections for an instruction execution unit of an integrated circuit chip
12. 7555631 - RISC microprocessor architecture implementing multiple typed register sets
13. 7343473 - System and method for translating non-native instructions to native instructions for processing on a host processor
14. 7174525 - Integrated structure layout and layout of interconnections for an instruction execution unit of an integrated circuit chip
15. 7162610 - High-performance, superscalar-based computer system with out-of-order instruction execution