Growing community of inventors

San Jose, CA, United States of America

Kevin Zheng

Average Co-Inventor Count = 2.79

ph-index = 3

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 20

Kevin ZhengRonan Sean Casey (4 patents)Kevin ZhengHongtao Zhang (3 patents)Kevin ZhengHsung Jai Im (3 patents)Kevin ZhengCatherine Hearne (3 patents)Kevin ZhengChuen-Huei Chou (3 patents)Kevin ZhengParag Upadhyaya (2 patents)Kevin ZhengDeclan Carey (2 patents)Kevin ZhengChi Fung Poon (2 patents)Kevin ZhengLokesh Rajendran (2 patents)Kevin ZhengGeoffrey Zhang (1 patent)Kevin ZhengDavid A Freitas (1 patent)Kevin ZhengJunho Cho (1 patent)Kevin ZhengShaojun Ma (1 patent)Kevin ZhengKai-An Hsieh (1 patent)Kevin ZhengTan Kee Hian (1 patent)Kevin ZhengWeerachai Neeranartvong (1 patent)Kevin ZhengKevin Zheng (13 patents)Ronan Sean CaseyRonan Sean Casey (10 patents)Hongtao ZhangHongtao Zhang (28 patents)Hsung Jai ImHsung Jai Im (27 patents)Catherine HearneCatherine Hearne (7 patents)Chuen-Huei ChouChuen-Huei Chou (6 patents)Parag UpadhyayaParag Upadhyaya (60 patents)Declan CareyDeclan Carey (10 patents)Chi Fung PoonChi Fung Poon (9 patents)Lokesh RajendranLokesh Rajendran (2 patents)Geoffrey ZhangGeoffrey Zhang (26 patents)David A FreitasDavid A Freitas (16 patents)Junho ChoJunho Cho (7 patents)Shaojun MaShaojun Ma (4 patents)Kai-An HsiehKai-An Hsieh (4 patents)Tan Kee HianTan Kee Hian (4 patents)Weerachai NeeranartvongWeerachai Neeranartvong (1 patent)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Xilinx, Inc. (13 from 5,002 patents)


13 patents:

1. 12160256 - DAC-based transmit driver architecture with improved bandwidth

2. 11984817 - Low power inverter-based CTLE

3. 11894959 - Ultra-high-speed PAM-N CMOS inverter serial link

4. 11764797 - Offset mitigation for an analog-to-digital convertor

5. 11728962 - Multi-phase clock signal generation circuitry

6. 11522735 - Digital noise-shaping FFE/DFE for ADC-based wireline links

7. 11489705 - Integrated circuit including a continuous time linear equalizer (CTLE) circuit and method of operation

8. 11398934 - Ultra-high-speed PAM-N CMOS inverter serial link

9. 11190199 - Asynchronous successive approximation register (SAR) analog-to-digital converter (ADC) timing adjustment based on output statistics

10. 11177984 - CMOS analog circuits having a triode-based active load

11. 11133963 - Dsp cancellation of track-and-hold induced ISI in ADC-based serial links

12. 10998307 - CMOS analog circuits having a triode-based active load

13. 10469090 - Inverter-based filter biasing with ring oscillator-based supply regulation

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
12/4/2025
Loading…