Growing community of inventors

San Jose, CA, United States of America

Keh-Jeng Chang

Average Co-Inventor Count = 3.43

ph-index = 7

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 413

Keh-Jeng ChangRobert G Mathews (7 patents)Keh-Jeng ChangLi-Fu Chang (3 patents)Keh-Jeng ChangShih-Tsun Alexander Chou (3 patents)Keh-Jeng ChangMartin G Walker (2 patents)Keh-Jeng ChangDouglas Kaufman (1 patent)Keh-Jeng ChangXu Yang (1 patent)Keh-Jeng ChangAbhay Dubey (1 patent)Keh-Jeng ChangMartin Walker (1 patent)Keh-Jeng ChangShih-tsun A Chou (1 patent)Keh-Jeng ChangKeh-Jeng Chang (8 patents)Robert G MathewsRobert G Mathews (9 patents)Li-Fu ChangLi-Fu Chang (5 patents)Shih-Tsun Alexander ChouShih-Tsun Alexander Chou (3 patents)Martin G WalkerMartin G Walker (2 patents)Douglas KaufmanDouglas Kaufman (3 patents)Xu YangXu Yang (1 patent)Abhay DubeyAbhay Dubey (1 patent)Martin WalkerMartin Walker (1 patent)Shih-tsun A ChouShih-tsun A Chou (1 patent)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Sequence Design, Inc. (6 from 28 patents)

2. Frequency Technology, Inc. (2 from 6 patents)


8 patents:

1. 6643831 - Method and system for extraction of parasitic interconnect impedance including inductance

2. 6403389 - Method for determining on-chip sheet resistivity

3. 6381730 - Method and system for extraction of parasitic interconnect impedance including inductance

4. 6312963 - Methods for determining on-chip interconnect process parameters

5. 6311312 - Method for modeling a conductive semiconductor substrate

6. 6291254 - Methods for determining on-chip interconnect process parameters

7. 6057171 - Methods for determining on-chip interconnect process parameters

8. 5901063 - System and method for extracting parasitic impedance from an integrated

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
12/20/2025
Loading…