Growing community of inventors

Plano, TX, United States of America

Karthik Thambidurai

Average Co-Inventor Count = 3.90

ph-index = 4

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 49

Karthik ThambiduraiViren V Khandekar (10 patents)Karthik ThambiduraiAmit Subhash Kelkar (5 patents)Karthik ThambiduraiHien D Nguyen (4 patents)Karthik ThambiduraiAhmad Ashrafzadeh (3 patents)Karthik ThambiduraiPeter R Harper (2 patents)Karthik ThambiduraiTiao Zhou (2 patents)Karthik ThambiduraiVivek Swaminathan Sridharan (2 patents)Karthik ThambiduraiArkadii V Samoilov (1 patent)Karthik ThambiduraiSriram Muthukumar (1 patent)Karthik ThambiduraiViresh Patel (1 patent)Karthik ThambiduraiYong L Xu (1 patent)Karthik ThambiduraiJoseph W Serpiello (1 patent)Karthik ThambiduraiMd Kaysar Rahim (1 patent)Karthik ThambiduraiKarthik Thambidurai (11 patents)Viren V KhandekarViren V Khandekar (24 patents)Amit Subhash KelkarAmit Subhash Kelkar (14 patents)Hien D NguyenHien D Nguyen (5 patents)Ahmad AshrafzadehAhmad Ashrafzadeh (20 patents)Peter R HarperPeter R Harper (26 patents)Tiao ZhouTiao Zhou (9 patents)Vivek Swaminathan SridharanVivek Swaminathan Sridharan (6 patents)Arkadii V SamoilovArkadii V Samoilov (73 patents)Sriram MuthukumarSriram Muthukumar (27 patents)Viresh PatelViresh Patel (10 patents)Yong L XuYong L Xu (9 patents)Joseph W SerpielloJoseph W Serpiello (1 patent)Md Kaysar RahimMd Kaysar Rahim (1 patent)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Maxim Integrated Products, Inc. (10 from 1,288 patents)

2. Other (1 from 832,912 patents)


11 patents:

1. 10804233 - Wafer-level chip-scale package device having bump assemblies configured to maintain standoff height

2. 10304758 - Wafer level package device formed using a wafer level lead frame on a carrier wafer having a similar coefficient of thermal expansion as an active wafer

3. 10032749 - Three-dimensional chip-to-wafer integration

4. 9806047 - Wafer level device and method with cantilever pillar structure

5. 9721912 - Wafer-level chip-scale package device having bump assemblies configured to furnish shock absorber functionality

6. 9472451 - Technique for wafer-level processing of QFN packages

7. 9425064 - Low-cost low-profile solder bump process for enabling ultra-thin wafer-level packaging (WLP) packages

8. 9324687 - Wafer-level passive device integration

9. 9190391 - Three-dimensional chip-to-wafer integration

10. 9040408 - Techniques for wafer-level processing of QFN packages

11. 8860222 - Techniques for wafer-level processing of QFN packages

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
1/8/2026
Loading…