Growing community of inventors

San Jose, CA, United States of America

Kamran Malik

Average Co-Inventor Count = 4.32

ph-index = 6

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 178

Kamran MalikStuart F Oberman (6 patents)Kamran MalikRodney Norman Mullendore (6 patents)Kamran MalikAnil Mehta (6 patents)Kamran MalikKeith R Schakel (5 patents)Kamran MalikRakesh Agarwal (2 patents)Kamran MalikMichael Raam (2 patents)Kamran MalikTakeki Osanai (1 patent)Kamran MalikTatsuo Teruyama (1 patent)Kamran MalikMasashi Sasahara (1 patent)Kamran MalikToru Utsumi (1 patent)Kamran MalikKamran Malik (9 patents)Stuart F ObermanStuart F Oberman (86 patents)Rodney Norman MullendoreRodney Norman Mullendore (44 patents)Anil MehtaAnil Mehta (13 patents)Keith R SchakelKeith R Schakel (53 patents)Rakesh AgarwalRakesh Agarwal (11 patents)Michael RaamMichael Raam (2 patents)Takeki OsanaiTakeki Osanai (15 patents)Tatsuo TeruyamaTatsuo Teruyama (8 patents)Masashi SasaharaMasashi Sasahara (5 patents)Toru UtsumiToru Utsumi (2 patents)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Nishan Systems, Inc. (4 from 6 patents)

2. Kabushiki Kaisha Toshiba (3 from 52,780 patents)

3. Brocade Communications Systems, Inc. (2 from 498 patents)


9 patents:

1. 7809852 - High jitter scheduling of interleaved frames in an arbitrated loop

2. 7406041 - System and method for late-dropping packets in a network switch

3. 7283556 - Method and system for managing time division multiplexing (TDM) timeslots in a network switch

4. 7227841 - Packet input thresholding for resource distribution in a network switch

5. 7215680 - Method and apparatus for scheduling packet flow on a fibre channel arbitrated loop

6. 7042891 - Dynamic selection of lowest latency path in a network switch

7. 6412057 - Microprocessor with virtual-to-physical address translation using flags

8. 6389527 - Microprocessor allowing simultaneous instruction execution and DMA transfer

9. 6308252 - Processor method and apparatus for performing single operand operation and multiple parallel operand operation

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
1/14/2026
Loading…