Growing community of inventors

Grafton, MA, United States of America

Kalipatnam Vivek Rao

Average Co-Inventor Count = 1.46

ph-index = 12

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 1,135

Kalipatnam Vivek RaoScott A Kreps (5 patents)Kalipatnam Vivek RaoRobert J Mears (3 patents)Kalipatnam Vivek RaoRobert John Stephenson (2 patents)Kalipatnam Vivek RaoRichard A Blanchard (1 patent)Kalipatnam Vivek RaoMarek Hytha (1 patent)Kalipatnam Vivek RaoJean Augustin Chan Sow Fook Yiptong (1 patent)Kalipatnam Vivek RaoIlija Dukovski (1 patent)Kalipatnam Vivek RaoSamed Halilov (1 patent)Kalipatnam Vivek RaoXiangyang Huang (1 patent)Kalipatnam Vivek RaoRobert John Stephenson (0 patent)Kalipatnam Vivek RaoJean Austin Chan SF Yiptong (0 patent)Kalipatnam Vivek RaoKalipatnam Vivek Rao (12 patents)Scott A KrepsScott A Kreps (27 patents)Robert J MearsRobert J Mears (92 patents)Robert John StephensonRobert John Stephenson (40 patents)Richard A BlanchardRichard A Blanchard (271 patents)Marek HythaMarek Hytha (69 patents)Jean Augustin Chan Sow Fook YiptongJean Augustin Chan Sow Fook Yiptong (22 patents)Ilija DukovskiIlija Dukovski (22 patents)Samed HalilovSamed Halilov (8 patents)Xiangyang HuangXiangyang Huang (8 patents)Robert John StephensonRobert John Stephenson (0 patent)Jean Austin Chan SF YiptongJean Austin Chan SF Yiptong (0 patent)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Mears Technologies, Inc. (8 from 29 patents)

2. Atomera Incorporated (3 from 107 patents)

3. Rj Mears, LLC (1 from 26 patents)


12 patents:

1. 10741436 - Method for making a semiconductor device including non-monocrystalline stringer adjacent a superlattice-sti interface

2. 10636879 - Method for making DRAM with recessed channel array transistor (RCAT) including a superlattice

3. 10367064 - Semiconductor device with recessed channel array transistor (RCAT) including a superlattice

4. 7928425 - Semiconductor device including a metal-to-semiconductor superlattice interface layer and related methods

5. 7812339 - Method for making a semiconductor device including shallow trench isolation (STI) regions with maskless superlattice deposition following STI formation and related structures

6. 7781827 - Semiconductor device with a vertical MOSFET including a superlattice and related methods

7. 7659539 - Semiconductor device including a floating gate memory cell with a superlattice channel

8. 7586116 - Semiconductor device having a semiconductor-on-insulator configuration and a superlattice

9. 7514328 - Method for making a semiconductor device including shallow trench isolation (STI) regions with a superlattice therebetween

10. 7491587 - Method for making a semiconductor device having a semiconductor-on-insulator (SOI) configuration and including a superlattice on a thin semiconductor layer

11. 7446002 - Method for making a semiconductor device comprising a superlattice dielectric interface layer

12. 7202494 - FINFET including a superlattice

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
12/11/2025
Loading…