Growing community of inventors

San Carlos, CA, United States of America

John Caffall

Average Co-Inventor Count = 6.17

ph-index = 3

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 62

John CaffallMinh Van Ngo (5 patents)John CaffallPaul Raymond Besser (2 patents)John CaffallMatthew S Buynoski (2 patents)John CaffallRichard J Huang (2 patents)John CaffallDawn M Hopper (2 patents)John CaffallKhanh Q Tran (2 patents)John CaffallTyagamohan Gottipati (2 patents)John CaffallNick Maccrae (2 patents)John CaffallCyrus E Tabery (1 patent)John CaffallNing Cheng (1 patent)John CaffallDarin A Chan (1 patent)John CaffallSey-Ping Sun (1 patent)John CaffallAtul Gupta (1 patent)John CaffallJeff P Erhardt (1 patent)John CaffallTerri Jo Kitson (1 patent)John CaffallClarence B Ferguson (1 patent)John CaffallJohn Caffall (5 patents)Minh Van NgoMinh Van Ngo (292 patents)Paul Raymond BesserPaul Raymond Besser (212 patents)Matthew S BuynoskiMatthew S Buynoski (132 patents)Richard J HuangRichard J Huang (78 patents)Dawn M HopperDawn M Hopper (63 patents)Khanh Q TranKhanh Q Tran (38 patents)Tyagamohan GottipatiTyagamohan Gottipati (6 patents)Nick MaccraeNick Maccrae (2 patents)Cyrus E TaberyCyrus E Tabery (79 patents)Ning ChengNing Cheng (56 patents)Darin A ChanDarin A Chan (41 patents)Sey-Ping SunSey-Ping Sun (26 patents)Atul GuptaAtul Gupta (18 patents)Jeff P ErhardtJeff P Erhardt (17 patents)Terri Jo KitsonTerri Jo Kitson (6 patents)Clarence B FergusonClarence B Ferguson (4 patents)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Advanced Micro Devices Corporation (4 from 12,910 patents)

2. Spansion LLC. (1 from 1,075 patents)


5 patents:

1. 7118967 - Protection of charge trapping dielectric flash memory devices from UV-induced charging in BEOL processing

2. 6809402 - Reflowable-doped HDP film

3. 6492258 - METHOD FOR REDUCING STRESS-INDUCED VOIDS FOR 0.25-&mgr;M AND SMALLER SEMICONDUCTOR CHIP TECHNOLOGY BY ANNEALING INTERCONNECT LINES AND USING LOW BIAS VOLTAGE AND LOW INTERLAYER DIELECTRIC DEPOSITION RATE AND SEMICONDUCTOR CHIP MADE THEREBY

4. 6329718 - Method for reducing stress-induced voids for 0.25m&mgr; and smaller semiconductor chip technology by annealing interconnect lines and using low bias voltage and low interlayer dielectric deposition rate and semiconductor chip made thereby

5. 6060404 - In-situ deposition of stop layer and dielectric layer during formation

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
1/18/2026
Loading…