Growing community of inventors

Worchester, MA, United States of America

Jean Augustin Chan Sow Fook Yiptong

Average Co-Inventor Count = 5.59

ph-index = 22

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 2,449

Jean Augustin Chan Sow Fook YiptongRobert J Mears (22 patents)Jean Augustin Chan Sow Fook YiptongMarek Hytha (22 patents)Jean Augustin Chan Sow Fook YiptongIlija Dukovski (22 patents)Jean Augustin Chan Sow Fook YiptongScott A Kreps (15 patents)Jean Augustin Chan Sow Fook YiptongSamed Halilov (8 patents)Jean Augustin Chan Sow Fook YiptongXiangyang Huang (8 patents)Jean Augustin Chan Sow Fook YiptongRobert John Stephenson (7 patents)Jean Augustin Chan Sow Fook YiptongKalipatnam Vivek Rao (1 patent)Jean Augustin Chan Sow Fook YiptongJean Augustin Chan Sow Fook Yiptong (22 patents)Robert J MearsRobert J Mears (92 patents)Marek HythaMarek Hytha (69 patents)Ilija DukovskiIlija Dukovski (22 patents)Scott A KrepsScott A Kreps (27 patents)Samed HalilovSamed Halilov (8 patents)Xiangyang HuangXiangyang Huang (8 patents)Robert John StephensonRobert John Stephenson (40 patents)Kalipatnam Vivek RaoKalipatnam Vivek Rao (12 patents)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Rj Mears, LLC (12 from 26 patents)

2. Mears Technologies, Inc. (10 from 29 patents)


22 patents:

1. 8389974 - Multiple-wavelength opto-electronic device including a superlattice

2. 7880161 - Multiple-wavelength opto-electronic device including a superlattice

3. 7863066 - Method for making a multiple-wavelength opto-electronic device including a superlattice

4. 7718996 - Semiconductor device comprising a lattice matching layer

5. 7700447 - Method for making a semiconductor device comprising a lattice matching layer

6. 7625767 - Methods of making spintronic devices with constrained spintronic dopant

7. 7517702 - Method for making an electronic device including a poled superlattice having a net electrical dipole moment

8. 7446002 - Method for making a semiconductor device comprising a superlattice dielectric interface layer

9. 7435988 - Semiconductor device including a MOSFET having a band-engineered superlattice with a semiconductor cap layer providing a channel

10. 7303948 - Semiconductor device including MOSFET having band-engineered superlattice

11. 7265002 - Method for making a semiconductor device including a MOSFET having a band-engineered superlattice with a semiconductor cap layer providing a channel

12. 7071119 - Method for making a semiconductor device including band-engineered superlattice having 3/1-5/1 germanium layer structure

13. 7033437 - Method for making semiconductor device including band-engineered superlattice

14. 7034329 - Semiconductor device including band-engineered superlattice having 3/1-5/1 germanium layer structure

15. 6958486 - Semiconductor device including band-engineered superlattice

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
12/13/2025
Loading…