Growing community of inventors

Boise, ID, United States of America

J Thomas Pawlowski

Average Co-Inventor Count = 1.18

ph-index = 13

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 753

J Thomas PawlowskiRobert Michael Walker (9 patents)J Thomas PawlowskiDan Skinner (8 patents)J Thomas PawlowskiDavid Andrew Roberts (5 patents)J Thomas PawlowskiTodd A Merritt (4 patents)J Thomas PawlowskiJohn Frederic Schreck (4 patents)J Thomas PawlowskiScott Eugene Smith (4 patents)J Thomas PawlowskiDuc V Ho (4 patents)J Thomas PawlowskiPatricia C Elkins (2 patents)J Thomas PawlowskiSimon J Lovett (1 patent)J Thomas PawlowskiBrian P Higgins (1 patent)J Thomas PawlowskiJoel Watkins (1 patent)J Thomas PawlowskiRobert Walker (0 patent)J Thomas PawlowskiRobert J Walker (0 patent)J Thomas PawlowskiJ Thomas Pawlowski (99 patents)Robert Michael WalkerRobert Michael Walker (165 patents)Dan SkinnerDan Skinner (10 patents)David Andrew RobertsDavid Andrew Roberts (127 patents)Todd A MerrittTodd A Merritt (175 patents)John Frederic SchreckJohn Frederic Schreck (101 patents)Scott Eugene SmithScott Eugene Smith (69 patents)Duc V HoDuc V Ho (13 patents)Patricia C ElkinsPatricia C Elkins (4 patents)Simon J LovettSimon J Lovett (53 patents)Brian P HigginsBrian P Higgins (42 patents)Joel WatkinsJoel Watkins (1 patent)Robert WalkerRobert Walker (0 patent)Robert J WalkerRobert J Walker (0 patent)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Micron Technology Incorporated (93 from 37,905 patents)

2. Round Rock Research, LLC (4 from 428 patents)


99 patents:

1. 12259829 - Memory having internal processors and data communication methods in memory

2. 12067767 - Buses for pattern-recognition processors

3. 11914530 - Memory having internal processors and data communication methods in memory

4. 11625321 - Apparatuses and methods for memory address translation during block migration using depth mapping table based on mapping state

5. 11531472 - Scalable memory system protocol supporting programmable number of levels of indirection

6. 11526280 - Scalable memory system protocol supporting programmable number of levels of indirection

7. 11461017 - Systems and methods for improving efficiencies of a memory system

8. 11461019 - Systems and methods for packing data in a scalable memory system protocol

9. 11403240 - Memory having internal processors and data communication methods in memory

10. 11256570 - Progressive length error control code

11. 11194480 - Systems and methods for packing data in a scalable memory system protocol

12. 11023758 - Buses for pattern-recognition processors

13. 11003363 - Scalable memory system protocol supporting programmable number of levels of indirection

14. 10921995 - Systems and methods for packing data in a scalable memory system protocol

15. 10838813 - Progressive length error control code

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
12/2/2025
Loading…