Growing community of inventors

Tzur Hadassa, Israel

Ilan Tayari

Average Co-Inventor Count = 2.58

ph-index = 2

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 4

Ilan TayariElad Raz (14 patents)Ilan TayariRon Schneider (3 patents)Ilan TayariEyal Nagar (3 patents)Ilan TayariYoav Lossin (3 patents)Ilan TayariItay Bookstein (1 patent)Ilan TayariDan Shechter (1 patent)Ilan TayariRonen Gal (1 patent)Ilan TayariJonathan Lavi (1 patent)Ilan TayariYuval Asher Deutsher (1 patent)Ilan TayariIlan Tayari (14 patents)Elad RazElad Raz (24 patents)Ron SchneiderRon Schneider (6 patents)Eyal NagarEyal Nagar (3 patents)Yoav LossinYoav Lossin (3 patents)Itay BooksteinItay Bookstein (3 patents)Dan ShechterDan Shechter (3 patents)Ronen GalRonen Gal (2 patents)Jonathan LaviJonathan Lavi (1 patent)Yuval Asher DeutsherYuval Asher Deutsher (1 patent)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Next Silicon Ltd (14 from 35 patents)


14 patents:

1. 12493471 - Optimizing execution of code on reconfigurable hardware using likely data values based on data sampling

2. 12461752 - Reusing thread identification values when executing concurrent threads

3. 12340221 - Executing concurrent threads on a reconfigurable processing grid

4. 12197919 - Dynamic software interface translation for computing in a heterogeneous environment

5. 12189412 - Dynamic allocation of executable code for multi-architecture heterogeneous computing

6. 12056376 - Interconnected memory grid with bypassable units

7. 12020069 - Memory management in a multi-processor environment

8. 11875153 - Executing concurrent threads on a reconfigurable processing grid

9. 11644990 - Interconnected memory grid with bypassable units

10. 11630669 - Dynamic allocation of executable code for multiarchitecture heterogeneous computing

11. 11294686 - Optimizing reconfigurable hardware using data sampling

12. 11269526 - Interconnected memory grid with bypassable units

13. 11113059 - Dynamic allocation of executable code for multi-architecture heterogeneous computing

14. 10817344 - Directed and interconnected grid dataflow architecture

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
1/16/2026
Loading…