Growing community of inventors

Portland, OR, United States of America

Ian R Post

Average Co-Inventor Count = 2.88

ph-index = 7

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 358

Ian R PostMark T Bohr (7 patents)Ian R PostChia-Hong Jan (7 patents)Ian R PostGiuseppe Curello (7 patents)Ian R PostKaizad Rumy Mistry (5 patents)Ian R PostWalid M Hafez (3 patents)Ian R PostNick Lindert (3 patents)Ian R PostKelin J Kuhn (2 patents)Ian R PostGerhard Schrom (1 patent)Ian R PostCory E Weber (1 patent)Ian R PostSunit Tyagi (1 patent)Ian R PostMark Stettler (1 patent)Ian R PostIan R Post (15 patents)Mark T BohrMark T Bohr (164 patents)Chia-Hong JanChia-Hong Jan (147 patents)Giuseppe CurelloGiuseppe Curello (13 patents)Kaizad Rumy MistryKaizad Rumy Mistry (17 patents)Walid M HafezWalid M Hafez (169 patents)Nick LindertNick Lindert (42 patents)Kelin J KuhnKelin J Kuhn (86 patents)Gerhard SchromGerhard Schrom (81 patents)Cory E WeberCory E Weber (50 patents)Sunit TyagiSunit Tyagi (17 patents)Mark StettlerMark Stettler (5 patents)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Intel Corporation (15 from 54,750 patents)


15 patents:

1. 8741720 - Penetrating implant for forming a semiconductor device

2. 8426927 - Penetrating implant for forming a semiconductor device

3. 8174060 - Selective spacer formation on transistors of different classes on the same device

4. 8154067 - Selective spacer formation on transistors of different classes on the same device

5. 7943468 - Penetrating implant for forming a semiconductor device

6. 7560780 - Active region spacer for semiconductor devices and method to form the same

7. 7541239 - Selective spacer formation on transistors of different classes on the same device

8. 7226843 - Indium-boron dual halo MOSFET

9. 6979609 - Method of fabricating MOSFET transistors with multiple threshold voltages by halo compensation and masks

10. 6803285 - Method of fabricating dual threshold voltage n-channel and p-channel mosfets with a single extra masked implant operation

11. 6717221 - Method of fabricating MOSFET transistors with multiple threshold voltages by halo compensation and masks

12. 6693331 - Method of fabricating dual threshold voltage n-channel and p-channel MOSFETS with a single extra masked implant operation

13. 6627506 - Thin tensile layers in shallow trench isolation and method of making same

14. 6586294 - Method of fabricating MOSFET transistors with multiple threshold voltages by halo compensation and masks

15. 6368931 - Thin tensile layers in shallow trench isolation and method of making same

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
12/25/2025
Loading…