Growing community of inventors

Santa Clara, CA, United States of America

Hsiao-Han Thio

Average Co-Inventor Count = 3.90

ph-index = 4

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 32

Hsiao-Han ThioMinh Van Ngo (4 patents)Hsiao-Han ThioAngela Tai Hui (4 patents)Hsiao-Han ThioNian Niles Yang (3 patents)Hsiao-Han ThioZhigang Wang (3 patents)Hsiao-Han ThioHiroyuki Ogawa (2 patents)Hsiao-Han ThioKuo-Tung Chang (2 patents)Hsiao-Han ThioHiroyuki Kinoshita (2 patents)Hsiao-Han ThioShibly S Ahmed (2 patents)Hsiao-Han ThioDong-Hyuk Ju (2 patents)Hsiao-Han ThioWenmei Li (2 patents)Hsiao-Han ThioImran Khan (2 patents)Hsiao-Han ThioHirokazu Tokuno (2 patents)Hsiao-Han ThioChuan Lin (2 patents)Hsiao-Han ThioJun Kang (2 patents)Hsiao-Han ThioKei-Leong Ho (1 patent)Hsiao-Han ThioHsiao-Han Thio (10 patents)Minh Van NgoMinh Van Ngo (292 patents)Angela Tai HuiAngela Tai Hui (157 patents)Nian Niles YangNian Niles Yang (161 patents)Zhigang WangZhigang Wang (93 patents)Hiroyuki OgawaHiroyuki Ogawa (171 patents)Kuo-Tung ChangKuo-Tung Chang (81 patents)Hiroyuki KinoshitaHiroyuki Kinoshita (79 patents)Shibly S AhmedShibly S Ahmed (47 patents)Dong-Hyuk JuDong-Hyuk Ju (44 patents)Wenmei LiWenmei Li (27 patents)Imran KhanImran Khan (19 patents)Hirokazu TokunoHirokazu Tokuno (18 patents)Chuan LinChuan Lin (9 patents)Jun KangJun Kang (7 patents)Kei-Leong HoKei-Leong Ho (2 patents)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Advanced Micro Devices Corporation (8 from 12,890 patents)

2. Spansion Llc. (6 from 1,075 patents)


10 patents:

1. 8658496 - Etch stop layer for memory cell reliability improvement

2. 8614475 - Void free interlayer dielectric

3. 8536011 - Junction leakage suppression in memory devices

4. 8367493 - Void free interlayer dielectric

5. 8319266 - Etch stop layer for memory cell reliability improvement

6. 7939440 - Junction leakage suppression in memory devices

7. 6716710 - Using a first liner layer as a spacer in a semiconductor device

8. 6696331 - Method of protecting a stacked gate structure during fabrication

9. 6689666 - Replacing a first liner layer with a thicker oxide layer when forming a semiconductor device

10. 6670227 - Method for fabricating devices in core and periphery semiconductor regions using dual spacers

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
12/30/2025
Loading…