Growing community of inventors

San Jose, CA, United States of America

Ehsan Ghasemi

Average Co-Inventor Count = 4.99

ph-index = 5

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 48

Ehsan GhasemiElliott Delaye (11 patents)Ehsan GhasemiAshish Sirasao (10 patents)Ehsan GhasemiAaron Ng (8 patents)Ehsan GhasemiXiao Teng (6 patents)Ehsan GhasemiSean Settle (6 patents)Ehsan GhasemiJindrich Zejda (4 patents)Ehsan GhasemiRajeev Patwari (2 patents)Ehsan GhasemiJorn Tuyls (2 patents)Ehsan GhasemiSanket Pandit (2 patents)Ehsan GhasemiRalph D Wittig (1 patent)Ehsan GhasemiSonal Santan (1 patent)Ehsan GhasemiSoren T Soe (1 patent)Ehsan GhasemiYongjun Wu (1 patent)Ehsan GhasemiSatyaprakash Pareek (1 patent)Ehsan GhasemiZhao Ma (1 patent)Ehsan GhasemiTejus Siddagangaiah (1 patent)Ehsan GhasemiBryan Lozano (1 patent)Ehsan GhasemiPramod Peethambaran (1 patent)Ehsan GhasemiEhsan Ghasemi (12 patents)Elliott DelayeElliott Delaye (34 patents)Ashish SirasaoAshish Sirasao (40 patents)Aaron NgAaron Ng (24 patents)Xiao TengXiao Teng (10 patents)Sean SettleSean Settle (6 patents)Jindrich ZejdaJindrich Zejda (32 patents)Rajeev PatwariRajeev Patwari (5 patents)Jorn TuylsJorn Tuyls (3 patents)Sanket PanditSanket Pandit (2 patents)Ralph D WittigRalph D Wittig (56 patents)Sonal SantanSonal Santan (34 patents)Soren T SoeSoren T Soe (15 patents)Yongjun WuYongjun Wu (9 patents)Satyaprakash PareekSatyaprakash Pareek (6 patents)Zhao MaZhao Ma (3 patents)Tejus SiddagangaiahTejus Siddagangaiah (2 patents)Bryan LozanoBryan Lozano (1 patent)Pramod PeethambaranPramod Peethambaran (1 patent)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Xilinx, Inc. (12 from 5,002 patents)


12 patents:

1. 12248786 - Instruction set architecture for data processing array control

2. 12079158 - Reconfigurable neural engine with extensible instruction set architecture

3. 11694066 - Machine learning runtime library for neural network acceleration

4. 11620490 - Multi-layer neural network processing by a neural network accelerator using host communicated merged weights and a package of per-layer instructions

5. 11106968 - Circuit arrangements and methods for traversing input feature maps

6. 10984500 - Inline image preprocessing for convolution operations using a matrix multiplier on an integrated circuit

7. 10943039 - Software-driven design optimization for fixed-point multiply-accumulate circuitry

8. 10824434 - Dynamically structured single instruction, multiple data (SIMD) instructions

9. 10678509 - Software-driven design optimization for mapping between floating-point and fixed-point multiply accumulators

10. 10572225 - Circuit arrangements and methods for performing multiply-and-accumulate operations

11. 10460416 - Inline image preprocessing for convolution operations using a matrix multiplier on an integrated circuit

12. 10411709 - Circuit arrangements and methods for dividing a three-dimensional input feature map

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
12/3/2025
Loading…