Growing community of inventors

Austin, TX, United States of America

Derick J Wristers

Average Co-Inventor Count = 3.56

ph-index = 26

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 2,913

Derick J WristersMark I Gardner (100 patents)Derick J WristersH Jim Fulford (88 patents)Derick J WristersMark W Michael (41 patents)Derick J WristersFrederick N Hause (41 patents)Derick J WristersRobert Louis Dawson (39 patents)Derick J WristersBradley T Moore (39 patents)Derick J WristersJon D Cheek (31 patents)Derick J WristersJames F Buller (15 patents)Derick J WristersDaniel Kadosh (12 patents)Derick J WristersAndy C Wei (10 patents)Derick J WristersMark Brandon Fuselier (10 patents)Derick J WristersQi Xiang (5 patents)Derick J WristersBin Yu (4 patents)Derick J WristersHormuzdiar E Nariman (4 patents)Derick J WristersFred N Hause (3 patents)Derick J WristersScott D Luning (3 patents)Derick J WristersAnthony John Toprac (3 patents)Derick J WristersDavid Donggang Wu (3 patents)Derick J WristersCharles E May (2 patents)Derick J WristersJohn G Pellerin (2 patents)Derick J WristersMing-Yin Hao (2 patents)Derick J WristersJames H Hussey, Jr (2 patents)Derick J WristersRobert Bertram Ogle, Jr (2 patents)Derick J WristersWilliam C Chapman (2 patents)Derick J WristersMichael A Hillis (2 patents)Derick J WristersChad Weintraub (2 patents)Derick J WristersHoward S Goad (2 patents)Derick J WristersMark C Gilmer (1 patent)Derick J WristersMichael P Duane (1 patent)Derick J WristersAkif Sultan (1 patent)Derick J WristersMarilyn I Wright (1 patent)Derick J WristersDim-Lee Kwong (1 patent)Derick J WristersJohn Lee Nistler (1 patent)Derick J WristersWilliam A Whigham (1 patent)Derick J WristersDerick J Wristers (152 patents)Mark I GardnerMark I Gardner (615 patents)H Jim FulfordH Jim Fulford (397 patents)Mark W MichaelMark W Michael (113 patents)Frederick N HauseFrederick N Hause (108 patents)Robert Louis DawsonRobert Louis Dawson (138 patents)Bradley T MooreBradley T Moore (43 patents)Jon D CheekJon D Cheek (71 patents)James F BullerJames F Buller (54 patents)Daniel KadoshDaniel Kadosh (114 patents)Andy C WeiAndy C Wei (112 patents)Mark Brandon FuselierMark Brandon Fuselier (19 patents)Qi XiangQi Xiang (203 patents)Bin YuBin Yu (428 patents)Hormuzdiar E NarimanHormuzdiar E Nariman (5 patents)Fred N HauseFred N Hause (141 patents)Scott D LuningScott D Luning (77 patents)Anthony John TopracAnthony John Toprac (77 patents)David Donggang WuDavid Donggang Wu (43 patents)Charles E MayCharles E May (115 patents)John G PellerinJohn G Pellerin (21 patents)Ming-Yin HaoMing-Yin Hao (13 patents)James H Hussey, JrJames H Hussey, Jr (6 patents)Robert Bertram Ogle, JrRobert Bertram Ogle, Jr (5 patents)William C ChapmanWilliam C Chapman (4 patents)Michael A HillisMichael A Hillis (4 patents)Chad WeintraubChad Weintraub (3 patents)Howard S GoadHoward S Goad (2 patents)Mark C GilmerMark C Gilmer (82 patents)Michael P DuaneMichael P Duane (40 patents)Akif SultanAkif Sultan (31 patents)Marilyn I WrightMarilyn I Wright (25 patents)Dim-Lee KwongDim-Lee Kwong (23 patents)John Lee NistlerJohn Lee Nistler (14 patents)William A WhighamWilliam A Whigham (3 patents)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Advanced Micro Devices Corporation (151 from 12,867 patents)

2. Other (1 from 832,680 patents)

3. Globalfoundries Inc. (5,671 patents)


152 patents:

1. 7544999 - SOI semiconductor device having enhanced, self-aligned dielectric regions in the bulk silicon substrate

2. 7432136 - Transistors with controllable threshold voltages, and various methods of making and operating same

3. 7417250 - Strained-silicon device with different silicon thicknesses

4. 7335568 - Method of forming doped regions in the bulk substrate of an SOI substrate to control the operational characteristics of transistors formed thereabove, and an integrated circuit device comprising same

5. 7253045 - [object Object]

6. 7208383 - Method of manufacturing a semiconductor component

7. 7180136 - Biased, triple-well fully depleted SOI structure

8. 7129142 - Method of forming doped regions in the bulk substrate of an SOI substrate to control the operational characteristics of transistors formed thereabove, and an integrated circuit device comprising same

9. 6979878 - Isolation structure having implanted silicon atoms at the top corner of the isolation trench filling vacancies and interstitial sites

10. 6949436 - Composite spacer liner for improved transistor performance

11. 6936506 - Strained-silicon devices with different silicon thicknesses

12. 6919236 - Biased, triple-well fully depleted SOI structure, and various methods of making and operating same

13. 6884702 - Method of making an SOI semiconductor device having enhanced, self-aligned dielectric regions in the bulk silicon substrate

14. 6876037 - Fully-depleted SOI device

15. 6833307 - Method for manufacturing a semiconductor component having an early halo implant

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
12/5/2025
Loading…