Growing community of inventors

Singapore, Singapore

David Vigar

Average Co-Inventor Count = 3.59

ph-index = 5

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 78

David VigarYong Meng Lee (4 patents)David VigarDa Jin (3 patents)David VigarKheng Chok Tee (2 patents)David VigarPatrick Tan (2 patents)David VigarAlex See (1 patent)David VigarLiang Choo Hsia (1 patent)David VigarKin Leong Pey (1 patent)David VigarYeow Kheng Lim (1 patent)David VigarTae Jong Lee (1 patent)David VigarSiow Lee Chwa (1 patent)David VigarDa Wei Jin (1 patent)David VigarTat Wei Chua (1 patent)David VigarMau Lam Lai (1 patent)David VigarDavid Vigar (7 patents)Yong Meng LeeYong Meng Lee (35 patents)Da JinDa Jin (3 patents)Kheng Chok TeeKheng Chok Tee (24 patents)Patrick TanPatrick Tan (6 patents)Alex SeeAlex See (84 patents)Liang Choo HsiaLiang Choo Hsia (66 patents)Kin Leong PeyKin Leong Pey (34 patents)Yeow Kheng LimYeow Kheng Lim (25 patents)Tae Jong LeeTae Jong Lee (22 patents)Siow Lee ChwaSiow Lee Chwa (15 patents)Da Wei JinDa Wei Jin (11 patents)Tat Wei ChuaTat Wei Chua (2 patents)Mau Lam LaiMau Lam Lai (2 patents)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Chartered Semiconductor Manufacturing Ltd (corporation) (6 from 962 patents)

2. Globalfoundries Singapore Pte. Ltd. (1 from 1,016 patents)


7 patents:

1. 9318378 - Slot designs in wide metal lines

2. 7314811 - Method to make corner cross-grid structures in copper metallization

3. 7141854 - Double-gated silicon-on-insulator (SOI) transistors with corner rounding

4. 7089522 - Device, design and method for a slot in a conductive area

5. 6927104 - Method of forming double-gated silicon-on-insulator (SOI) transistors with corner rounding

6. 6835609 - Method of forming double-gate semiconductor-on-insulator (SOI) transistors

7. 6787404 - Method of forming double-gated silicon-on-insulator (SOI) transistors with reduced gate to source-drain overlap capacitance

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
12/3/2025
Loading…