Growing community of inventors

Garching, Germany

Christian Wiencke

Average Co-Inventor Count = 2.27

ph-index = 2

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 13

Christian WienckeShrey Bhatia (11 patents)Christian WienckeArmin Stingl (11 patents)Christian WienckeWolfgang Lutsch (10 patents)Christian WienckeJohann Zipperer (7 patents)Christian WienckeRalph Ledwa (7 patents)Christian WienckeMarkus Koesler (4 patents)Christian WienckeJeroen Vliegen (3 patents)Christian WienckeNorbert Reichel (2 patents)Christian WienckeHorst Diewald (1 patent)Christian WienckeMax Gröning (1 patent)Christian WienckeJeroen Vilegen (1 patent)Christian WienckeChristian Wiencke (30 patents)Shrey BhatiaShrey Bhatia (11 patents)Armin StinglArmin Stingl (11 patents)Wolfgang LutschWolfgang Lutsch (10 patents)Johann ZippererJohann Zipperer (59 patents)Ralph LedwaRalph Ledwa (9 patents)Markus KoeslerMarkus Koesler (14 patents)Jeroen VliegenJeroen Vliegen (3 patents)Norbert ReichelNorbert Reichel (5 patents)Horst DiewaldHorst Diewald (42 patents)Max GröningMax Gröning (1 patent)Jeroen VilegenJeroen Vilegen (1 patent)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Texas Instruments Corporation (24 from 29,232 patents)

2. Texas Instruments Incorporated Deutschland, Gmbh (6 from 371 patents)


30 patents:

1. 12455745 - Processor subroutine cache

2. 12411694 - Processor having adaptive pipeline with latency reduction logic that selectively executes instructions to reduce latency

3. 12353308 - Processor with debug pipeline

4. 11868780 - Central processor-coprocessor synchronization

5. 11861367 - Processor with variable pre-fetch threshold

6. 11803455 - Processor with debug pipeline

7. 11645083 - Processor having adaptive pipeline with latency reduction logic that selectively executes instructions to reduce latency

8. 11593241 - Processor with debug pipeline

9. 11513804 - Pipeline flattener with conditional triggers

10. 11231933 - Processor with variable pre-fetch threshold

11. 11150906 - Processor with a full instruction set decoder and a partial instruction set decoder

12. 11132203 - System and method for synchronizing instruction execution between a central processor and a coprocessor

13. 10929101 - Processor with efficient arithmetic units

14. 10891207 - Processor with debug pipeline

15. 10795685 - Operating a pipeline flattener in order to track instructions for complex

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
12/4/2025
Loading…