Growing community of inventors

Hsinchu, Taiwan

Chih-hsun Chu

Average Co-Inventor Count = 2.08

ph-index = 10

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 289

Chih-hsun ChuCheng-Tsung Ni (3 patents)Chih-hsun ChuJih-Wen Chou (2 patents)Chih-hsun ChuMin-Liang Chen (2 patents)Chih-hsun ChuYong-fen Hsieh (2 patents)Chih-hsun ChuPradeep Sharma (2 patents)Chih-hsun ChuYu-feng Ko (2 patents)Chih-hsun ChuTri-Rung Yew (1 patent)Chih-hsun ChuKuo-Tai Huang (1 patent)Chih-hsun ChuMing-Tzong Yang (1 patent)Chih-hsun ChuWen-Yi Hsieh (1 patent)Chih-hsun ChuKuo-Tung Sung (1 patent)Chih-hsun ChuHong-Tsz Pan (1 patent)Chih-hsun ChuHorng-Nan Chern (1 patent)Chih-hsun ChuChung-Shi Yang (1 patent)Chih-hsun ChuChih-Hsien Wang (1 patent)Chih-hsun ChuTuby Tu (1 patent)Chih-hsun ChuChing-Nan Yang (1 patent)Chih-hsun ChuKevin Lin (1 patent)Chih-hsun ChuSan-Jung Chang (1 patent)Chih-hsun ChuLin-Ai Tai (1 patent)Chih-hsun ChuChin-Hung Tseng (1 patent)Chih-hsun ChuTien Sheng Chao (1 patent)Chih-hsun ChuA J Chang (1 patent)Chih-hsun ChuYu-Ching Chen (1 patent)Chih-hsun ChuMing-Liang Chen (1 patent)Chih-hsun ChuChen Kuang-Chao (1 patent)Chih-hsun ChuHsiu-Chuan Shu (1 patent)Chih-hsun ChuChung-shi Yang (1 patent)Chih-hsun ChuLin-ai Tai (1 patent)Chih-hsun ChuTzu-Jin Yeh (1 patent)Chih-hsun ChuYu-ching Chen (1 patent)Chih-hsun ChuMing-Ta Yang (1 patent)Chih-hsun ChuHsiao-chun Ting (1 patent)Chih-hsun ChuChih-hsun Chu (22 patents)Cheng-Tsung NiCheng-Tsung Ni (13 patents)Jih-Wen ChouJih-Wen Chou (60 patents)Min-Liang ChenMin-Liang Chen (23 patents)Yong-fen HsiehYong-fen Hsieh (8 patents)Pradeep SharmaPradeep Sharma (2 patents)Yu-feng KoYu-feng Ko (2 patents)Tri-Rung YewTri-Rung Yew (90 patents)Kuo-Tai HuangKuo-Tai Huang (61 patents)Ming-Tzong YangMing-Tzong Yang (61 patents)Wen-Yi HsiehWen-Yi Hsieh (49 patents)Kuo-Tung SungKuo-Tung Sung (32 patents)Hong-Tsz PanHong-Tsz Pan (20 patents)Horng-Nan ChernHorng-Nan Chern (15 patents)Chung-Shi YangChung-Shi Yang (14 patents)Chih-Hsien WangChih-Hsien Wang (13 patents)Tuby TuTuby Tu (11 patents)Ching-Nan YangChing-Nan Yang (9 patents)Kevin LinKevin Lin (7 patents)San-Jung ChangSan-Jung Chang (7 patents)Lin-Ai TaiLin-Ai Tai (3 patents)Chin-Hung TsengChin-Hung Tseng (3 patents)Tien Sheng ChaoTien Sheng Chao (2 patents)A J ChangA J Chang (2 patents)Yu-Ching ChenYu-Ching Chen (2 patents)Ming-Liang ChenMing-Liang Chen (2 patents)Chen Kuang-ChaoChen Kuang-Chao (2 patents)Hsiu-Chuan ShuHsiu-Chuan Shu (1 patent)Chung-shi YangChung-shi Yang (1 patent)Lin-ai TaiLin-ai Tai (1 patent)Tzu-Jin YehTzu-Jin Yeh (1 patent)Yu-ching ChenYu-ching Chen (1 patent)Ming-Ta YangMing-Ta Yang (1 patent)Hsiao-chun TingHsiao-chun Ting (1 patent)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Mosel Vitelic Corporation (11 from 442 patents)

2. United Microelectronics Corp. (5 from 7,074 patents)

3. Promos Technologies, Inc (2 from 357 patents)

4. National Health Research Institutes (2 from 181 patents)

5. Materials Analysis Technology (us) Corp. (2 from 2 patents)

6. United Silicon Incorporated (1 from 54 patents)

7. National Science Council of Republic of China (1 from 53 patents)


22 patents:

1. 9384942 - Specimen preparation for transmission electron microscopy

2. 8969827 - Specimen preparation for transmission electron microscopy

3. 7531438 - Method of fabricating a recess channel transistor

4. 7462545 - Semicondutor device and manufacturing method thereof

5. 6403411 - Method for manufacturing lower electrode of DRAM capacitor

6. 6337240 - Method for fabricating an embedded dynamic random access memory

7. 6290631 - Method for restoring an alignment mark after planarization of a dielectric layer

8. 6258692 - Method forming shallow trench isolation

9. 6232200 - Method of reconstructing alignment mark during STI process

10. 6180493 - Method for forming shallow trench isolation region

11. 6127699 - Method for fabricating MOSFET having increased effective gate length

12. 6114209 - Method of fabricating semiconductor devices with raised doped region

13. 6100126 - Method of making a resistor utilizing a polysilicon plug formed with a

14. 6077737 - Method for forming a DRAM having improved capacitor dielectric layers

15. 6008106 - Micro-trench oxidation by using rough oxide mask for field isolation

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
12/7/2025
Loading…